blob: 056c2889bfb26850f9fbf73c9beb6187cc88f5b7 [file] [log] [blame]
Stefan Roese42fbddd2006-09-07 11:51:23 +02001/*
Stefan Roese15adf442007-01-30 17:06:10 +01002 * (C) Copyright 2006-2007
Stefan Roese42fbddd2006-09-07 11:51:23 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * (C) Copyright 2006
6 * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
7 * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/************************************************************************
Stefan Roese15adf442007-01-30 17:06:10 +010026 * sequoia.h - configuration for Sequoia & Rainier boards
Stefan Roese42fbddd2006-09-07 11:51:23 +020027 ***********************************************************************/
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*-----------------------------------------------------------------------
32 * High Level Configuration Options
33 *----------------------------------------------------------------------*/
Stefan Roese15adf442007-01-30 17:06:10 +010034/* This config file is used for Sequoia (440EPx) and Rainier (440GRx) */
Stefan Roesebe6729c2006-09-13 13:51:58 +020035#ifndef CONFIG_RAINIER
Stefan Roese42fbddd2006-09-07 11:51:23 +020036#define CONFIG_440EPX 1 /* Specific PPC440EPx */
Stefan Roesebe6729c2006-09-13 13:51:58 +020037#else
38#define CONFIG_440GRX 1 /* Specific PPC440GRx */
39#endif
Grzegorz Bernacki837bc5b2007-06-15 11:19:28 +020040#define CONFIG_440 1 /* ... PPC440 family */
Stefan Roese42fbddd2006-09-07 11:51:23 +020041#define CONFIG_4xx 1 /* ... PPC4xx family */
Jeffrey Mann7aa1bb22007-05-05 08:32:14 +020042/* Detect Sequoia PLL input clock automatically via CPLD bit */
43#define CONFIG_SYS_CLK_FREQ ((in8(CFG_BCSR_BASE + 3) & 0x80) ? \
Jeffrey Mann40e77f32007-05-07 19:42:49 +020044 33333333 : 33000000)
Stefan Roese42fbddd2006-09-07 11:51:23 +020045
Stefan Roesef3727512007-10-31 17:57:52 +010046#if 0
47/*
48 * 44x dcache supported is working now on sequoia, but we don't enable
49 * it yet since it needs further testing
50 */
51#define CONFIG_4xx_DCACHE /* enable dcache */
52#endif
53
Stefan Roese42fbddd2006-09-07 11:51:23 +020054#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
55#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
56
57/*-----------------------------------------------------------------------
58 * Base addresses -- Note these are effective addresses where the
59 * actual resources get mapped (not physical addresses)
60 *----------------------------------------------------------------------*/
61#define CFG_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Monitor */
62#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
63
Niklaus Giger82e9f432008-01-10 18:50:33 +010064#define CFG_TLB_FOR_BOOT_FLASH 0x0003
Stefan Roese42fbddd2006-09-07 11:51:23 +020065#define CFG_BOOT_BASE_ADDR 0xf0000000
66#define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
Stefan Roese38a91762006-11-20 20:39:52 +010067#define CFG_FLASH_BASE 0xfc000000 /* start of FLASH */
Stefan Roese42fbddd2006-09-07 11:51:23 +020068#define CFG_MONITOR_BASE TEXT_BASE
69#define CFG_NAND_ADDR 0xd0000000 /* NAND Flash */
70#define CFG_OCM_BASE 0xe0010000 /* ocm */
Igor Lisitsin95bcd382007-03-28 19:06:19 +040071#define CFG_OCM_DATA_ADDR CFG_OCM_BASE
Stefan Roese42fbddd2006-09-07 11:51:23 +020072#define CFG_PCI_BASE 0xe0000000 /* Internal PCI regs */
73#define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
74#define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
75#define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
76#define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
77
78/* Don't change either of these */
79#define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals */
80
81#define CFG_USB2D0_BASE 0xe0000100
82#define CFG_USB_DEVICE 0xe0000000
83#define CFG_USB_HOST 0xe0000400
84#define CFG_BCSR_BASE 0xc0000000
85
86/*-----------------------------------------------------------------------
87 * Initial RAM & stack pointer
88 *----------------------------------------------------------------------*/
Stefan Roese42fbddd2006-09-07 11:51:23 +020089/* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
Stefan Roese42fbddd2006-09-07 11:51:23 +020090#define CFG_INIT_RAM_ADDR CFG_OCM_BASE /* OCM */
Stefan Roese42fbddd2006-09-07 11:51:23 +020091#define CFG_INIT_RAM_END (4 << 10)
92#define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
93#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
Igor Lisitsin95bcd382007-03-28 19:06:19 +040094#define CFG_INIT_SP_OFFSET CFG_POST_WORD_ADDR
Stefan Roese42fbddd2006-09-07 11:51:23 +020095
96/*-----------------------------------------------------------------------
97 * Serial Port
98 *----------------------------------------------------------------------*/
99#define CFG_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */
100#define CONFIG_BAUDRATE 115200
101#define CONFIG_SERIAL_MULTI 1
102/* define this if you want console on UART1 */
103#undef CONFIG_UART1_CONSOLE
104
105#define CFG_BAUDRATE_TABLE \
106 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
107
108/*-----------------------------------------------------------------------
109 * Environment
110 *----------------------------------------------------------------------*/
Stefan Roesebbfcbb72006-09-12 20:19:10 +0200111#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200112#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
113#else
114#define CFG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
Stefan Roesebdeef642006-11-27 17:34:10 +0100115#define CFG_ENV_IS_EMBEDDED 1 /* use embedded environment */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200116#endif
Stefan Roese42fbddd2006-09-07 11:51:23 +0200117
118/*-----------------------------------------------------------------------
119 * FLASH related
120 *----------------------------------------------------------------------*/
121#define CFG_FLASH_CFI /* The flash is CFI compatible */
122#define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
123
124#define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
125
126#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
127#define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
128
129#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
130#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
131
132#define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
133#define CFG_FLASH_PROTECTION 1 /* use hardware flash protection */
134
135#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
136#define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
137
138#ifdef CFG_ENV_IS_IN_FLASH
Wolfgang Denk70df7bc2007-06-22 23:59:00 +0200139#define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200140#define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE)
141#define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
142
143/* Address and size of Redundant Environment Sector */
144#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
145#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
146#endif
147
Stefan Roese42fbddd2006-09-07 11:51:23 +0200148/*
149 * IPL (Initial Program Loader, integrated inside CPU)
150 * Will load first 4k from NAND (SPL) into cache and execute it from there.
151 *
152 * SPL (Secondary Program Loader)
153 * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
154 * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
155 * controller and the NAND controller so that the special U-Boot image can be
156 * loaded from NAND to SDRAM.
157 *
158 * NUB (NAND U-Boot)
159 * This NAND U-Boot (NUB) is a special U-Boot version which can be started
160 * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
161 *
162 * On 440EPx the SPL is copied to SDRAM before the NAND controller is
163 * set up. While still running from cache, I experienced problems accessing
164 * the NAND controller. sr - 2006-08-25
165 */
166#define CFG_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
167#define CFG_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
168#define CFG_NAND_BOOT_SPL_DST (CFG_OCM_BASE + (12 << 10)) /* Copy SPL here */
169#define CFG_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
170#define CFG_NAND_U_BOOT_START CFG_NAND_U_BOOT_DST /* Start NUB from this addr */
171#define CFG_NAND_BOOT_SPL_DELTA (CFG_NAND_BOOT_SPL_SRC - CFG_NAND_BOOT_SPL_DST)
172
173/*
174 * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
175 */
176#define CFG_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
177#define CFG_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
178
179/*
180 * Now the NAND chip has to be defined (no autodetection used!)
181 */
Stefan Roese3798a6d2007-06-01 15:29:04 +0200182#define CFG_NAND_PAGE_SIZE 512 /* NAND chip page size */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200183#define CFG_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
Stefan Roese3798a6d2007-06-01 15:29:04 +0200184#define CFG_NAND_PAGE_COUNT 32 /* NAND chip page count */
185#define CFG_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200186#undef CFG_NAND_4_ADDR_CYCLE /* No fourth addr used (<=32MB) */
187
Stefan Roese3798a6d2007-06-01 15:29:04 +0200188#define CFG_NAND_ECCSIZE 256
189#define CFG_NAND_ECCBYTES 3
190#define CFG_NAND_ECCSTEPS (CFG_NAND_PAGE_SIZE / CFG_NAND_ECCSIZE)
191#define CFG_NAND_OOBSIZE 16
192#define CFG_NAND_ECCTOTAL (CFG_NAND_ECCBYTES * CFG_NAND_ECCSTEPS)
193#define CFG_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
194
Stefan Roese42fbddd2006-09-07 11:51:23 +0200195#ifdef CFG_ENV_IS_IN_NAND
Stefan Roesebbfcbb72006-09-12 20:19:10 +0200196/*
197 * For NAND booting the environment is embedded in the U-Boot image. Please take
198 * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
199 */
200#define CFG_ENV_SIZE CFG_NAND_BLOCK_SIZE
201#define CFG_ENV_OFFSET (CFG_NAND_U_BOOT_OFFS + CFG_ENV_SIZE)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200202#define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET + CFG_ENV_SIZE)
203#endif
204
205/*-----------------------------------------------------------------------
206 * DDR SDRAM
207 *----------------------------------------------------------------------*/
Stefan Roese5684da02007-01-05 10:38:05 +0100208#define CFG_MBYTES_SDRAM (256) /* 256MB */
209#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
210#define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */
211#endif
Stefan Roese42fbddd2006-09-07 11:51:23 +0200212
213/*-----------------------------------------------------------------------
214 * I2C
215 *----------------------------------------------------------------------*/
216#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
217#undef CONFIG_SOFT_I2C /* I2C bit-banged */
218#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
219#define CFG_I2C_SLAVE 0x7F
220
221#define CFG_I2C_MULTI_EEPROMS
222#define CFG_I2C_EEPROM_ADDR (0xa8>>1)
223#define CFG_I2C_EEPROM_ADDR_LEN 1
224#define CFG_EEPROM_PAGE_WRITE_ENABLE
225#define CFG_EEPROM_PAGE_WRITE_BITS 3
226#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
227
Stefan Roese42fbddd2006-09-07 11:51:23 +0200228/* I2C SYSMON (LM75, AD7414 is almost compatible) */
229#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
230#define CONFIG_DTT_AD7414 1 /* use AD7414 */
231#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
232#define CFG_DTT_MAX_TEMP 70
233#define CFG_DTT_LOW_TEMP -30
234#define CFG_DTT_HYSTERESIS 3
235
236#define CONFIG_PREBOOT "echo;" \
237 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
238 "echo"
239
240#undef CONFIG_BOOTARGS
241
Stefan Roese15adf442007-01-30 17:06:10 +0100242/* Setup some board specific values for the default environment variables */
243#ifndef CONFIG_RAINIER
244#define CONFIG_HOSTNAME sequoia
245#define CFG_BOOTFILE "bootfile=/tftpboot/sequoia/uImage\0"
246#define CFG_ROOTPATH "rootpath=/opt/eldk/ppc_4xxFP\0"
247#else
248#define CONFIG_HOSTNAME rainier
249#define CFG_BOOTFILE "bootfile=/tftpboot/rainier/uImage\0"
250#define CFG_ROOTPATH "rootpath=/opt/eldk/ppc_4xx\0"
251#endif
252
Stefan Roese42fbddd2006-09-07 11:51:23 +0200253#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roese15adf442007-01-30 17:06:10 +0100254 CFG_BOOTFILE \
255 CFG_ROOTPATH \
Stefan Roese42fbddd2006-09-07 11:51:23 +0200256 "netdev=eth0\0" \
Stefan Roese42fbddd2006-09-07 11:51:23 +0200257 "nfsargs=setenv bootargs root=/dev/nfs rw " \
258 "nfsroot=${serverip}:${rootpath}\0" \
259 "ramargs=setenv bootargs root=/dev/ram rw\0" \
260 "addip=setenv bootargs ${bootargs} " \
261 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
262 ":${hostname}:${netdev}:off panic=1\0" \
263 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
264 "flash_nfs=run nfsargs addip addtty;" \
265 "bootm ${kernel_addr}\0" \
266 "flash_self=run ramargs addip addtty;" \
267 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
268 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
269 "bootm\0" \
Stefan Roese38a91762006-11-20 20:39:52 +0100270 "kernel_addr=FC000000\0" \
271 "ramdisk_addr=FC180000\0" \
Stefan Roese15adf442007-01-30 17:06:10 +0100272 "load=tftp 200000 /tftpboot/${hostname}/u-boot.bin\0" \
Stefan Roese42fbddd2006-09-07 11:51:23 +0200273 "update=protect off FFFA0000 FFFFFFFF;era FFFA0000 FFFFFFFF;" \
Stefan Roese15adf442007-01-30 17:06:10 +0100274 "cp.b 200000 FFFA0000 60000\0" \
Stefan Roese42fbddd2006-09-07 11:51:23 +0200275 "upd=run load;run update\0" \
276 ""
277#define CONFIG_BOOTCOMMAND "run flash_self"
278
279#if 0
280#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
281#else
282#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
283#endif
284
285#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
286#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
287
288#define CONFIG_M88E1111_PHY 1
289#define CONFIG_IBM_EMAC4_V4 1
290#define CONFIG_MII 1 /* MII PHY management */
291#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
292
293#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
294#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
295
296#define CONFIG_HAS_ETH0
297#define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
298
299#define CONFIG_NET_MULTI 1
300#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
301#define CONFIG_PHY1_ADDR 1
302
303/* USB */
Stefan Roesebe6729c2006-09-13 13:51:58 +0200304#ifdef CONFIG_440EPX
Matthias Fuchs12985f82007-11-09 15:37:53 +0100305#define CONFIG_USB_OHCI_NEW
Stefan Roese42fbddd2006-09-07 11:51:23 +0200306#define CONFIG_USB_STORAGE
Matthias Fuchs12985f82007-11-09 15:37:53 +0100307#define CFG_OHCI_BE_CONTROLLER
308
309#undef CFG_USB_OHCI_BOARD_INIT
310#define CFG_USB_OHCI_CPU_INIT 1
311#define CFG_USB_OHCI_REGS_BASE CFG_USB_HOST
312#define CFG_USB_OHCI_SLOT_NAME "ppc440"
313#define CFG_USB_OHCI_MAX_ROOT_PORTS 15
Stefan Roese42fbddd2006-09-07 11:51:23 +0200314
315/* Comment this out to enable USB 1.1 device */
316#define USB_2_0_DEVICE
317
Stefan Roesebe6729c2006-09-13 13:51:58 +0200318#endif /* CONFIG_440EPX */
319
Stefan Roese42fbddd2006-09-07 11:51:23 +0200320/* Partitions */
321#define CONFIG_MAC_PARTITION
322#define CONFIG_DOS_PARTITION
323#define CONFIG_ISO_PARTITION
324
Jon Loeliger49851be2007-07-04 22:33:30 -0500325
326/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500327 * BOOTP options
328 */
329#define CONFIG_BOOTP_BOOTFILESIZE
330#define CONFIG_BOOTP_BOOTPATH
331#define CONFIG_BOOTP_GATEWAY
332#define CONFIG_BOOTP_HOSTNAME
Markus Klotzbüchere02ce522007-11-23 13:09:18 +0100333#define CONFIG_BOOTP_SUBNETMASK
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500334
335
336/*
Jon Loeliger49851be2007-07-04 22:33:30 -0500337 * Command line configuration.
338 */
339#include <config_cmd_default.h>
340
341#define CONFIG_CMD_ASKENV
342#define CONFIG_CMD_DHCP
343#define CONFIG_CMD_DTT
344#define CONFIG_CMD_DIAG
345#define CONFIG_CMD_EEPROM
346#define CONFIG_CMD_ELF
347#define CONFIG_CMD_FAT
348#define CONFIG_CMD_I2C
349#define CONFIG_CMD_IRQ
350#define CONFIG_CMD_MII
351#define CONFIG_CMD_NAND
352#define CONFIG_CMD_NET
353#define CONFIG_CMD_NFS
354#define CONFIG_CMD_PCI
355#define CONFIG_CMD_PING
356#define CONFIG_CMD_REGINFO
357#define CONFIG_CMD_SDRAM
358
359#ifdef CONFIG_440EPX
360#define CONFIG_CMD_USB
361#endif
362
Stefan Roesefa840e32007-08-16 10:18:33 +0200363#ifndef CONFIG_RAINIER
364#define CFG_POST_FPU_ON CFG_POST_FPU
365#else
366#define CFG_POST_FPU_ON 0
367#endif
Stefan Roese42fbddd2006-09-07 11:51:23 +0200368
Igor Lisitsin95bcd382007-03-28 19:06:19 +0400369/* POST support */
370#define CONFIG_POST (CFG_POST_MEMORY | \
371 CFG_POST_CPU | \
372 CFG_POST_UART | \
373 CFG_POST_I2C | \
Sergei Poselenov3190dbe2007-07-05 08:17:37 +0200374 CFG_POST_CACHE | \
Stefan Roesefa840e32007-08-16 10:18:33 +0200375 CFG_POST_FPU_ON | \
Sergei Poselenov3190dbe2007-07-05 08:17:37 +0200376 CFG_POST_ETHER | \
Igor Lisitsin95bcd382007-03-28 19:06:19 +0400377 CFG_POST_SPR)
378
379#define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 0x4)
380#define CONFIG_LOGBUFFER
Stefan Roesec27c0df2007-12-22 12:20:09 +0100381#define CFG_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */
Igor Lisitsin95bcd382007-03-28 19:06:19 +0400382
383#define CFG_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
384
Stefan Roese42fbddd2006-09-07 11:51:23 +0200385#define CONFIG_SUPPORT_VFAT
386
Stefan Roese42fbddd2006-09-07 11:51:23 +0200387/*-----------------------------------------------------------------------
388 * Miscellaneous configurable options
389 *----------------------------------------------------------------------*/
390#define CFG_LONGHELP /* undef to save memory */
391#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger49851be2007-07-04 22:33:30 -0500392#if defined(CONFIG_CMD_KGDB)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200393#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
394#else
395#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
396#endif
397#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
398#define CFG_MAXARGS 16 /* max number of command args */
399#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
400
401#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
402#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
403
404#define CFG_LOAD_ADDR 0x100000 /* default load address */
405#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
406
407#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
408
409#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
410#define CONFIG_LOOPW 1 /* enable loopw command */
411#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
412#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
413#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
414
415/*-----------------------------------------------------------------------
416 * PCI stuff
417 *----------------------------------------------------------------------*/
418/* General PCI */
419#define CONFIG_PCI /* include pci support */
Gary Jennejohn9a1263f2007-08-31 15:21:46 +0200420#define CONFIG_PCI_PNP /* do pci plug-and-play */
421#define CFG_PCI_CACHE_LINE_SIZE 0 /* to avoid problems with PNP */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200422#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
423#define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
424
425/* Board-specific PCI */
Stefan Roese42fbddd2006-09-07 11:51:23 +0200426#define CFG_PCI_TARGET_INIT
427#define CFG_PCI_MASTER_INIT
428
429#define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
430#define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
431
432/*
433 * For booting Linux, the board info and command line data
434 * have to be in the first 8 MB of memory, since this is
435 * the maximum mapped by the Linux kernel during initialization.
436 */
437#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
438
439/*-----------------------------------------------------------------------
440 * External Bus Controller (EBC) Setup
441 *----------------------------------------------------------------------*/
Stefan Roese42fbddd2006-09-07 11:51:23 +0200442
443/*
444 * On Sequoia CS0 and CS3 are switched when configuring for NAND booting
445 */
446#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
447#define CFG_NAND_CS 3 /* NAND chip connected to CSx */
448/* Memory Bank 0 (NOR-FLASH) initialization */
Stefan Roese41b2b3b2007-02-19 08:23:15 +0100449#define CFG_EBC_PB0AP 0x03017200
Stefan Roese423b1c62007-03-24 15:55:58 +0100450#define CFG_EBC_PB0CR (CFG_FLASH_BASE | 0xda000)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200451
452/* Memory Bank 3 (NAND-FLASH) initialization */
453#define CFG_EBC_PB3AP 0x018003c0
Stefan Roese423b1c62007-03-24 15:55:58 +0100454#define CFG_EBC_PB3CR (CFG_NAND_ADDR | 0x1c000)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200455#else
456#define CFG_NAND_CS 0 /* NAND chip connected to CSx */
457/* Memory Bank 3 (NOR-FLASH) initialization */
Stefan Roese41b2b3b2007-02-19 08:23:15 +0100458#define CFG_EBC_PB3AP 0x03017200
Stefan Roese423b1c62007-03-24 15:55:58 +0100459#define CFG_EBC_PB3CR (CFG_FLASH_BASE | 0xda000)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200460
461/* Memory Bank 0 (NAND-FLASH) initialization */
462#define CFG_EBC_PB0AP 0x018003c0
Stefan Roese423b1c62007-03-24 15:55:58 +0100463#define CFG_EBC_PB0CR (CFG_NAND_ADDR | 0x1c000)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200464#endif
465
466/* Memory Bank 2 (CPLD) initialization */
467#define CFG_EBC_PB2AP 0x24814580
Stefan Roese423b1c62007-03-24 15:55:58 +0100468#define CFG_EBC_PB2CR (CFG_BCSR_BASE | 0x38000)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200469
Stefan Roesefa257472007-10-15 11:29:33 +0200470#define CFG_BCSR5_PCI66EN 0x80
471
Stefan Roese42fbddd2006-09-07 11:51:23 +0200472/*-----------------------------------------------------------------------
Stefan Roese3cdd3fd2006-10-20 14:28:52 +0200473 * NAND FLASH
474 *----------------------------------------------------------------------*/
475#define CFG_MAX_NAND_DEVICE 1
476#define NAND_MAX_CHIPS 1
477#define CFG_NAND_BASE (CFG_NAND_ADDR + CFG_NAND_CS)
478#define CFG_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
479
Lawrence R. Johnson1e8db032008-01-04 02:11:56 -0500480/*-----------------------------------------------------------------------
481 * PPC440 GPIO Configuration
482 */
483/* test-only: take GPIO init from pcs440ep ???? in config file */
484#define CFG_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
485{ \
486/* GPIO Core 0 */ \
487{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \
488{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \
489{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \
490{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \
491{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \
492{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \
493{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \
494{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \
495{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \
496{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \
497{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \
498{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \
499{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \
500{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \
501{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO14 */ \
502{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO15 */ \
503{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO16 GMCTxD(4) */ \
504{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO17 GMCTxD(5) */ \
505{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO18 GMCTxD(6) */ \
506{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO19 GMCTxD(7) */ \
507{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \
508{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \
509{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \
510{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO23 SCPD0 */ \
511{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO24 GMCTxD(2) */ \
512{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO25 GMCTxD(3) */ \
513{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \
514{GPIO0_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \
515{GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO28 USB2D_TXVALID */ \
516{GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \
517{GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \
518{GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \
519}, \
520{ \
521/* GPIO Core 1 */ \
522{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \
523{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \
524{GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_1}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
525{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
526{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N EBC_DATA(0) UART3_SIN*/ \
527{GPIO1_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \
528{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
529{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
530{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \
531{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \
532{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \
533{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \
534{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \
535{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \
536{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \
537{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \
538{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \
539{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
540{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
541{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
542{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
543{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
544{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
545{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
546{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
547{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
548{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
549{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
550{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
551{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
552{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
553{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
554} \
555}
556
Stefan Roese42fbddd2006-09-07 11:51:23 +0200557/*
558 * Internal Definitions
559 *
560 * Boot Flags
561 */
562#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
563#define BOOTFLAG_WARM 0x02 /* Software reboot */
564
Jon Loeliger49851be2007-07-04 22:33:30 -0500565#if defined(CONFIG_CMD_KGDB)
Stefan Roese42fbddd2006-09-07 11:51:23 +0200566#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
567#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
568#endif
Stefan Roesefbcee002007-12-13 14:52:53 +0100569
570/* pass open firmware flat tree */
571#define CONFIG_OF_LIBFDT 1
572#define CONFIG_OF_BOARD_SETUP 1
Stefan Roesefbcee002007-12-13 14:52:53 +0100573
Stefan Roese42fbddd2006-09-07 11:51:23 +0200574#endif /* __CONFIG_H */