Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 2 | /* |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 3 | * (C) Copyright 2006-2010 |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 4 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | /* |
| 8 | * mpc8349emds board configuration file |
| 9 | * |
| 10 | */ |
| 11 | |
| 12 | #ifndef __CONFIG_H |
| 13 | #define __CONFIG_H |
| 14 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 15 | /* |
| 16 | * High Level Configuration Options |
| 17 | */ |
| 18 | #define CONFIG_E300 1 /* E300 Family */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 19 | |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 20 | #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 21 | |
| 22 | /* |
| 23 | * DDR Setup |
| 24 | */ |
Xie Xiaobo | 800b753 | 2007-02-14 18:26:44 +0800 | [diff] [blame] | 25 | #define CONFIG_DDR_ECC /* support DDR ECC function */ |
Marian Balakowicz | 52ee4bd | 2006-03-16 15:19:35 +0100 | [diff] [blame] | 26 | #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 27 | #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/ |
| 28 | |
Rafal Jaworowski | 4a9b6aa | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 29 | /* |
York Sun | d297d39 | 2016-12-28 08:43:40 -0800 | [diff] [blame] | 30 | * SYS_FSL_DDR2 is selected in Kconfig to use unified DDR driver |
| 31 | * unselect it to use old spd_sdram.c |
York Sun | c3c301e | 2011-08-26 11:32:45 -0700 | [diff] [blame] | 32 | */ |
York Sun | c3c301e | 2011-08-26 11:32:45 -0700 | [diff] [blame] | 33 | #define CONFIG_SYS_SPD_BUS_NUM 0 |
| 34 | #define SPD_EEPROM_ADDRESS1 0x52 |
| 35 | #define SPD_EEPROM_ADDRESS2 0x51 |
York Sun | c3c301e | 2011-08-26 11:32:45 -0700 | [diff] [blame] | 36 | #define CONFIG_DIMM_SLOTS_PER_CTLR 2 |
| 37 | #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) |
| 38 | #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER |
| 39 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
York Sun | c3c301e | 2011-08-26 11:32:45 -0700 | [diff] [blame] | 40 | |
| 41 | /* |
Rafal Jaworowski | 4a9b6aa | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 42 | * 32-bit data path mode. |
Wolfgang Denk | ebd3deb | 2006-04-16 10:51:58 +0200 | [diff] [blame] | 43 | * |
Rafal Jaworowski | 4a9b6aa | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 44 | * Please note that using this mode for devices with the real density of 64-bit |
| 45 | * effectively reduces the amount of available memory due to the effect of |
| 46 | * wrapping around while translating address to row/columns, for example in the |
| 47 | * 256MB module the upper 128MB get aliased with contents of the lower |
| 48 | * 128MB); normally this define should be used for devices with real 32-bit |
Wolfgang Denk | ebd3deb | 2006-04-16 10:51:58 +0200 | [diff] [blame] | 49 | * data path. |
Rafal Jaworowski | 4a9b6aa | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 50 | */ |
| 51 | #undef CONFIG_DDR_32BIT |
| 52 | |
Mario Six | c9f9277 | 2019-01-21 09:18:15 +0100 | [diff] [blame] | 53 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory*/ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 54 | #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \ |
| 55 | | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 56 | #undef CONFIG_DDR_2T_TIMING |
| 57 | |
Xie Xiaobo | 800b753 | 2007-02-14 18:26:44 +0800 | [diff] [blame] | 58 | /* |
| 59 | * DDRCDR - DDR Control Driver Register |
| 60 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 61 | #define CONFIG_SYS_DDRCDR_VALUE 0x80080001 |
Xie Xiaobo | 800b753 | 2007-02-14 18:26:44 +0800 | [diff] [blame] | 62 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 63 | #if defined(CONFIG_SPD_EEPROM) |
Rafal Jaworowski | 4a9b6aa | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 64 | /* |
| 65 | * Determine DDR configuration from I2C interface. |
| 66 | */ |
| 67 | #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ |
| 68 | #else |
| 69 | /* |
| 70 | * Manually set up DDR parameters |
| 71 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 72 | #define CONFIG_SYS_DDR_SIZE 256 /* MB */ |
Xie Xiaobo | 800b753 | 2007-02-14 18:26:44 +0800 | [diff] [blame] | 73 | #if defined(CONFIG_DDR_II) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 74 | #define CONFIG_SYS_DDRCDR 0x80080001 |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 75 | #define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 76 | #define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102 |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 77 | #define CONFIG_SYS_DDR_TIMING_0 0x00220802 |
| 78 | #define CONFIG_SYS_DDR_TIMING_1 0x38357322 |
| 79 | #define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8 |
| 80 | #define CONFIG_SYS_DDR_TIMING_3 0x00000000 |
| 81 | #define CONFIG_SYS_DDR_CLK_CNTL 0x02000000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 82 | #define CONFIG_SYS_DDR_MODE 0x47d00432 |
| 83 | #define CONFIG_SYS_DDR_MODE2 0x8000c000 |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 84 | #define CONFIG_SYS_DDR_INTERVAL 0x03cf0080 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 85 | #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000 |
| 86 | #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 |
Xie Xiaobo | 800b753 | 2007-02-14 18:26:44 +0800 | [diff] [blame] | 87 | #else |
Joe Hershberger | 5ade390 | 2011-10-11 23:57:31 -0500 | [diff] [blame] | 88 | #define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 89 | | CSCONFIG_ROW_BIT_13 \ |
| 90 | | CSCONFIG_COL_BIT_10) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 91 | #define CONFIG_SYS_DDR_TIMING_1 0x36332321 |
| 92 | #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 93 | #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 94 | #define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */ |
Rafal Jaworowski | 4a9b6aa | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 95 | |
| 96 | #if defined(CONFIG_DDR_32BIT) |
| 97 | /* set burst length to 8 for 32-bit data path */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 98 | /* DLL,normal,seq,4/2.5, 8 burst len */ |
| 99 | #define CONFIG_SYS_DDR_MODE 0x00000023 |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 100 | #else |
Rafal Jaworowski | 4a9b6aa | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 101 | /* the default burst length is 4 - for 64-bit data path */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 102 | /* DLL,normal,seq,4/2.5, 4 burst len */ |
| 103 | #define CONFIG_SYS_DDR_MODE 0x00000022 |
Rafal Jaworowski | 4a9b6aa | 2006-03-16 17:46:46 +0100 | [diff] [blame] | 104 | #endif |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 105 | #endif |
Xie Xiaobo | 800b753 | 2007-02-14 18:26:44 +0800 | [diff] [blame] | 106 | #endif |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 107 | |
| 108 | /* |
| 109 | * SDRAM on the Local Bus |
| 110 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 111 | #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */ |
| 112 | #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 113 | |
| 114 | /* |
| 115 | * FLASH on the Local Bus |
| 116 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 117 | #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 118 | #define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 119 | |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 120 | |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 121 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
| 122 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 123 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 124 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 125 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 126 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 127 | |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 128 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 129 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 130 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 131 | #define CONFIG_SYS_RAMBOOT |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 132 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 133 | #undef CONFIG_SYS_RAMBOOT |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 134 | #endif |
| 135 | |
| 136 | /* |
| 137 | * BCSR register on local bus 32KB, 8-bit wide for MDS config reg |
| 138 | */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 139 | #define CONFIG_SYS_BCSR 0xE2400000 |
| 140 | /* Access window base at BCSR base */ |
Mario Six | c1e29d9 | 2019-01-21 09:18:01 +0100 | [diff] [blame] | 141 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 142 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 143 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 144 | #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */ |
| 145 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 146 | |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 147 | #define CONFIG_SYS_GBL_DATA_OFFSET \ |
| 148 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 149 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 150 | |
Kevin Hao | 349a015 | 2016-07-08 11:25:14 +0800 | [diff] [blame] | 151 | #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ |
Kim Phillips | 831d2f6 | 2012-06-30 18:29:20 -0500 | [diff] [blame] | 152 | #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 153 | |
| 154 | /* |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 155 | * Serial Port |
| 156 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 157 | #define CONFIG_SYS_NS16550_SERIAL |
| 158 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 159 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 160 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 161 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 162 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 163 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 164 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) |
| 165 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 166 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 167 | /* I2C */ |
Simon Glass | 0529b59 | 2021-07-10 21:14:32 -0600 | [diff] [blame] | 168 | #define CONFIG_SYS_I2C_LEGACY |
Heiko Schocher | f285074 | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 169 | #define CONFIG_SYS_I2C_FSL |
| 170 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 |
| 171 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 172 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 |
| 173 | #define CONFIG_SYS_FSL_I2C2_SPEED 400000 |
| 174 | #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F |
| 175 | #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 |
| 176 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 177 | |
Ben Warren | 81362c1 | 2008-01-16 22:37:42 -0500 | [diff] [blame] | 178 | /* SPI */ |
Ben Warren | 81362c1 | 2008-01-16 22:37:42 -0500 | [diff] [blame] | 179 | #undef CONFIG_SOFT_SPI /* SPI bit-banged */ |
Ben Warren | 81362c1 | 2008-01-16 22:37:42 -0500 | [diff] [blame] | 180 | |
| 181 | /* GPIOs. Used as SPI chip selects */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 182 | #define CONFIG_SYS_GPIO1_PRELIM |
| 183 | #define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */ |
| 184 | #define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */ |
Ben Warren | 81362c1 | 2008-01-16 22:37:42 -0500 | [diff] [blame] | 185 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 186 | /* TSEC */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 187 | #define CONFIG_SYS_TSEC1_OFFSET 0x24000 |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 188 | #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 189 | #define CONFIG_SYS_TSEC2_OFFSET 0x25000 |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 190 | #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 191 | |
Kumar Gala | 4c7efd8 | 2006-04-20 13:45:32 -0500 | [diff] [blame] | 192 | /* USB */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 193 | #define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 194 | |
| 195 | /* |
| 196 | * General PCI |
| 197 | * Addresses are mapped 1-1. |
| 198 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 199 | #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000 |
| 200 | #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE |
| 201 | #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */ |
| 202 | #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000 |
| 203 | #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE |
| 204 | #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 205 | #define CONFIG_SYS_PCI1_IO_BASE 0x00000000 |
| 206 | #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000 |
| 207 | #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 208 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 209 | #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000 |
| 210 | #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE |
| 211 | #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */ |
| 212 | #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000 |
| 213 | #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE |
| 214 | #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 215 | #define CONFIG_SYS_PCI2_IO_BASE 0x00000000 |
| 216 | #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000 |
| 217 | #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 218 | |
| 219 | #if defined(CONFIG_PCI) |
| 220 | |
Ira W. Snyder | 0da3a3d | 2008-08-22 11:00:13 -0700 | [diff] [blame] | 221 | #define CONFIG_83XX_PCI_STREAMING |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 222 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 223 | |
| 224 | #if !defined(CONFIG_PCI_PNP) |
| 225 | #define PCI_ENET0_IOADDR 0xFIXME |
| 226 | #define PCI_ENET0_MEMADDR 0xFIXME |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 227 | #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 228 | #endif |
| 229 | |
| 230 | #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 231 | |
| 232 | #endif /* CONFIG_PCI */ |
| 233 | |
| 234 | /* |
| 235 | * TSEC configuration |
| 236 | */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 237 | |
| 238 | #if defined(CONFIG_TSEC_ENET) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 239 | |
| 240 | #define CONFIG_GMII 1 /* MII PHY management */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 241 | #define CONFIG_TSEC1 1 |
Kim Phillips | 177e58f | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 242 | #define CONFIG_TSEC1_NAME "TSEC0" |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 243 | #define CONFIG_TSEC2 1 |
Kim Phillips | 177e58f | 2007-05-16 16:52:19 -0500 | [diff] [blame] | 244 | #define CONFIG_TSEC2_NAME "TSEC1" |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 245 | #define TSEC1_PHY_ADDR 0 |
| 246 | #define TSEC2_PHY_ADDR 1 |
| 247 | #define TSEC1_PHYIDX 0 |
| 248 | #define TSEC2_PHYIDX 0 |
Andy Fleming | 09b88df | 2007-08-15 20:03:25 -0500 | [diff] [blame] | 249 | #define TSEC1_FLAGS TSEC_GIGABIT |
| 250 | #define TSEC2_FLAGS TSEC_GIGABIT |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 251 | |
| 252 | /* Options are: TSEC[0-1] */ |
| 253 | #define CONFIG_ETHPRIME "TSEC0" |
| 254 | |
| 255 | #endif /* CONFIG_TSEC_ENET */ |
| 256 | |
| 257 | /* |
| 258 | * Configure on-board RTC |
| 259 | */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 260 | #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ |
| 261 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 262 | |
| 263 | /* |
| 264 | * Environment |
| 265 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 266 | #ifndef CONFIG_SYS_RAMBOOT |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 267 | /* Address and size of Redundant Environment Sector */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 268 | #endif |
| 269 | |
| 270 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 271 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 272 | |
Jon Loeliger | 3b7116d | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 273 | /* |
Jon Loeliger | ed26c74 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 274 | * BOOTP options |
| 275 | */ |
| 276 | #define CONFIG_BOOTP_BOOTFILESIZE |
Jon Loeliger | ed26c74 | 2007-07-10 09:10:49 -0500 | [diff] [blame] | 277 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 278 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 279 | |
| 280 | /* |
| 281 | * Miscellaneous configurable options |
| 282 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 283 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 284 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 285 | /* |
| 286 | * For booting Linux, the board info and command line data |
Ira W. Snyder | c5a22d0 | 2010-09-10 15:42:32 -0700 | [diff] [blame] | 287 | * have to be in the first 256 MB of memory, since this is |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 288 | * the maximum mapped by the Linux kernel during initialization. |
| 289 | */ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 290 | /* Initial Memory map for Linux*/ |
| 291 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) |
Kevin Hao | 9c74796 | 2016-07-08 11:25:15 +0800 | [diff] [blame] | 292 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 293 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 294 | #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 295 | |
Lee Nipper | 7e87e76 | 2008-04-25 15:44:45 -0500 | [diff] [blame] | 296 | /* |
| 297 | * System performance |
| 298 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 299 | #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */ |
| 300 | #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */ |
Lee Nipper | 7e87e76 | 2008-04-25 15:44:45 -0500 | [diff] [blame] | 301 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 302 | /* System IO Config */ |
Kim Phillips | f91cad6 | 2009-06-05 14:11:33 -0500 | [diff] [blame] | 303 | #define CONFIG_SYS_SICRH 0 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 304 | #define CONFIG_SYS_SICRL SICRL_LDP_A |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 305 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 306 | #ifdef CONFIG_PCI |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 307 | #define CONFIG_PCI_INDIRECT_BRIDGE |
Kumar Gala | 4c7efd8 | 2006-04-20 13:45:32 -0500 | [diff] [blame] | 308 | #endif |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 309 | |
Jon Loeliger | 3b7116d | 2007-07-04 22:30:06 -0500 | [diff] [blame] | 310 | #if defined(CONFIG_CMD_KGDB) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 311 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 312 | #endif |
| 313 | |
| 314 | /* |
| 315 | * Environment Configuration |
| 316 | */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 317 | |
| 318 | #if defined(CONFIG_TSEC_ENET) |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 319 | #define CONFIG_HAS_ETH1 |
Andy Fleming | 458c389 | 2007-08-16 16:35:02 -0500 | [diff] [blame] | 320 | #define CONFIG_HAS_ETH0 |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 321 | #endif |
| 322 | |
Mario Six | 790d844 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 323 | #define CONFIG_HOSTNAME "mpc8349emds" |
Joe Hershberger | 257ff78 | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 324 | #define CONFIG_ROOTPATH "/nfsroot/rootfs" |
Joe Hershberger | e4da248 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 325 | #define CONFIG_BOOTFILE "uImage" |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 326 | |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 327 | #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 328 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 329 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 330 | "netdev=eth0\0" \ |
| 331 | "hostname=mpc8349emds\0" \ |
| 332 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
| 333 | "nfsroot=${serverip}:${rootpath}\0" \ |
| 334 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
| 335 | "addip=setenv bootargs ${bootargs} " \ |
| 336 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ |
| 337 | ":${hostname}:${netdev}:off panic=1\0" \ |
| 338 | "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\ |
| 339 | "flash_nfs=run nfsargs addip addtty;" \ |
| 340 | "bootm ${kernel_addr}\0" \ |
| 341 | "flash_self=run ramargs addip addtty;" \ |
| 342 | "bootm ${kernel_addr} ${ramdisk_addr}\0" \ |
| 343 | "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ |
| 344 | "bootm\0" \ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 345 | "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \ |
| 346 | "update=protect off fe000000 fe03ffff; " \ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 347 | "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\ |
Detlev Zundel | 406e578 | 2008-03-06 16:45:53 +0100 | [diff] [blame] | 348 | "upd=run load update\0" \ |
Kim Phillips | fd3a3fc | 2009-08-21 16:34:38 -0500 | [diff] [blame] | 349 | "fdtaddr=780000\0" \ |
Kim Phillips | b1b40d8 | 2009-08-26 21:25:46 -0500 | [diff] [blame] | 350 | "fdtfile=mpc834x_mds.dtb\0" \ |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 351 | "" |
| 352 | |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 353 | #define CONFIG_NFSBOOTCOMMAND \ |
| 354 | "setenv bootargs root=/dev/nfs rw " \ |
| 355 | "nfsroot=$serverip:$rootpath " \ |
| 356 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ |
| 357 | "$netdev:off " \ |
| 358 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 359 | "tftp $loadaddr $bootfile;" \ |
| 360 | "tftp $fdtaddr $fdtfile;" \ |
| 361 | "bootm $loadaddr - $fdtaddr" |
Kim Phillips | 774e1b5 | 2006-11-01 00:10:40 -0600 | [diff] [blame] | 362 | |
| 363 | #define CONFIG_RAMBOOTCOMMAND \ |
Joe Hershberger | 94c5033 | 2011-10-11 23:57:14 -0500 | [diff] [blame] | 364 | "setenv bootargs root=/dev/ram rw " \ |
| 365 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 366 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 367 | "tftp $loadaddr $bootfile;" \ |
| 368 | "tftp $fdtaddr $fdtfile;" \ |
| 369 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
Kim Phillips | 774e1b5 | 2006-11-01 00:10:40 -0600 | [diff] [blame] | 370 | |
Marian Balakowicz | d7a3f72 | 2006-03-14 16:24:38 +0100 | [diff] [blame] | 371 | #define CONFIG_BOOTCOMMAND "run flash_self" |
| 372 | |
| 373 | #endif /* __CONFIG_H */ |