blob: 30e50696984eb7be9778b571b3c32fc586a2a302 [file] [log] [blame]
wdenk591dda52002-11-18 00:14:45 +00001/*
Graeme Russ45fc1d82011-04-13 19:43:26 +10002 * (C) Copyright 2008-2011
3 * Graeme Russ, <graeme.russ@gmail.com>
4 *
wdenk591dda52002-11-18 00:14:45 +00005 * (C) Copyright 2002
Albert ARIBAUD60fbc8d2011-08-04 18:45:45 +02006 * Daniel Engström, Omicron Ceti AB, <daniel@omicron.se>
wdenk57b2d802003-06-27 21:31:46 +00007 *
wdenk591dda52002-11-18 00:14:45 +00008 * (C) Copyright 2002
9 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
10 * Marius Groeger <mgroeger@sysgo.de>
11 *
12 * (C) Copyright 2002
13 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
14 * Alex Zuepke <azu@sysgo.de>
15 *
Bin Meng035c1d22014-11-09 22:18:56 +080016 * Part of this file is adapted from coreboot
17 * src/arch/x86/lib/cpu.c
18 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020019 * SPDX-License-Identifier: GPL-2.0+
wdenk591dda52002-11-18 00:14:45 +000020 */
21
wdenk591dda52002-11-18 00:14:45 +000022#include <common.h>
23#include <command.h>
Simon Glass463fac22014-10-10 08:21:55 -060024#include <errno.h>
25#include <malloc.h>
Stefan Reinauer2acf8482012-12-02 04:49:50 +000026#include <asm/control_regs.h>
Simon Glass463fac22014-10-10 08:21:55 -060027#include <asm/cpu.h>
Simon Glass9f0afe72014-11-12 22:42:26 -070028#include <asm/post.h>
Graeme Russ25391d12011-02-12 15:11:30 +110029#include <asm/processor.h>
Graeme Russ93efcb22011-02-12 15:11:32 +110030#include <asm/processor-flags.h>
Graeme Russ278638d2008-12-07 10:29:02 +110031#include <asm/interrupt.h>
Gabe Black6ed18882011-11-16 23:32:50 +000032#include <linux/compiler.h>
wdenk591dda52002-11-18 00:14:45 +000033
Bin Meng035c1d22014-11-09 22:18:56 +080034DECLARE_GLOBAL_DATA_PTR;
35
Graeme Russ45fc1d82011-04-13 19:43:26 +100036/*
37 * Constructor for a conventional segment GDT (or LDT) entry
38 * This is a macro so it can be used in initialisers
39 */
Graeme Russ1ce0a602010-10-07 20:03:21 +110040#define GDT_ENTRY(flags, base, limit) \
41 ((((base) & 0xff000000ULL) << (56-24)) | \
42 (((flags) & 0x0000f0ffULL) << 40) | \
43 (((limit) & 0x000f0000ULL) << (48-16)) | \
44 (((base) & 0x00ffffffULL) << 16) | \
45 (((limit) & 0x0000ffffULL)))
46
Graeme Russ1ce0a602010-10-07 20:03:21 +110047struct gdt_ptr {
48 u16 len;
49 u32 ptr;
Graeme Russfdee8b12011-11-08 02:33:13 +000050} __packed;
Graeme Russ1ce0a602010-10-07 20:03:21 +110051
Bin Meng035c1d22014-11-09 22:18:56 +080052struct cpu_device_id {
53 unsigned vendor;
54 unsigned device;
55};
56
57struct cpuinfo_x86 {
58 uint8_t x86; /* CPU family */
59 uint8_t x86_vendor; /* CPU vendor */
60 uint8_t x86_model;
61 uint8_t x86_mask;
62};
63
64/*
65 * List of cpu vendor strings along with their normalized
66 * id values.
67 */
68static struct {
69 int vendor;
70 const char *name;
71} x86_vendors[] = {
72 { X86_VENDOR_INTEL, "GenuineIntel", },
73 { X86_VENDOR_CYRIX, "CyrixInstead", },
74 { X86_VENDOR_AMD, "AuthenticAMD", },
75 { X86_VENDOR_UMC, "UMC UMC UMC ", },
76 { X86_VENDOR_NEXGEN, "NexGenDriven", },
77 { X86_VENDOR_CENTAUR, "CentaurHauls", },
78 { X86_VENDOR_RISE, "RiseRiseRise", },
79 { X86_VENDOR_TRANSMETA, "GenuineTMx86", },
80 { X86_VENDOR_TRANSMETA, "TransmetaCPU", },
81 { X86_VENDOR_NSC, "Geode by NSC", },
82 { X86_VENDOR_SIS, "SiS SiS SiS ", },
83};
84
85static const char *const x86_vendor_name[] = {
86 [X86_VENDOR_INTEL] = "Intel",
87 [X86_VENDOR_CYRIX] = "Cyrix",
88 [X86_VENDOR_AMD] = "AMD",
89 [X86_VENDOR_UMC] = "UMC",
90 [X86_VENDOR_NEXGEN] = "NexGen",
91 [X86_VENDOR_CENTAUR] = "Centaur",
92 [X86_VENDOR_RISE] = "Rise",
93 [X86_VENDOR_TRANSMETA] = "Transmeta",
94 [X86_VENDOR_NSC] = "NSC",
95 [X86_VENDOR_SIS] = "SiS",
96};
97
Graeme Russ14d37612011-12-29 21:45:33 +110098static void load_ds(u32 segment)
Graeme Russ1ce0a602010-10-07 20:03:21 +110099{
Graeme Russ14d37612011-12-29 21:45:33 +1100100 asm volatile("movl %0, %%ds" : : "r" (segment * X86_GDT_ENTRY_SIZE));
101}
102
103static void load_es(u32 segment)
104{
105 asm volatile("movl %0, %%es" : : "r" (segment * X86_GDT_ENTRY_SIZE));
106}
107
108static void load_fs(u32 segment)
109{
110 asm volatile("movl %0, %%fs" : : "r" (segment * X86_GDT_ENTRY_SIZE));
111}
112
113static void load_gs(u32 segment)
114{
115 asm volatile("movl %0, %%gs" : : "r" (segment * X86_GDT_ENTRY_SIZE));
116}
117
118static void load_ss(u32 segment)
119{
120 asm volatile("movl %0, %%ss" : : "r" (segment * X86_GDT_ENTRY_SIZE));
121}
Graeme Russ1ce0a602010-10-07 20:03:21 +1100122
Graeme Russ14d37612011-12-29 21:45:33 +1100123static void load_gdt(const u64 *boot_gdt, u16 num_entries)
124{
125 struct gdt_ptr gdt;
126
Simon Glass9fc71c12014-11-14 20:56:29 -0700127 gdt.len = (num_entries * X86_GDT_ENTRY_SIZE) - 1;
Graeme Russ14d37612011-12-29 21:45:33 +1100128 gdt.ptr = (u32)boot_gdt;
Graeme Russ1ce0a602010-10-07 20:03:21 +1100129
Graeme Russ14d37612011-12-29 21:45:33 +1100130 asm volatile("lgdtl %0\n" : : "m" (gdt));
Graeme Russ1ce0a602010-10-07 20:03:21 +1100131}
132
Graeme Russ35368962011-12-31 22:58:15 +1100133void setup_gdt(gd_t *id, u64 *gdt_addr)
134{
135 /* CS: code, read/execute, 4 GB, base 0 */
136 gdt_addr[X86_GDT_ENTRY_32BIT_CS] = GDT_ENTRY(0xc09b, 0, 0xfffff);
137
138 /* DS: data, read/write, 4 GB, base 0 */
139 gdt_addr[X86_GDT_ENTRY_32BIT_DS] = GDT_ENTRY(0xc093, 0, 0xfffff);
140
141 /* FS: data, read/write, 4 GB, base (Global Data Pointer) */
Simon Glass2e4df992012-12-13 20:48:41 +0000142 id->arch.gd_addr = id;
Simon Glass2c5ca202012-12-13 20:48:42 +0000143 gdt_addr[X86_GDT_ENTRY_32BIT_FS] = GDT_ENTRY(0xc093,
Simon Glass2e4df992012-12-13 20:48:41 +0000144 (ulong)&id->arch.gd_addr, 0xfffff);
Graeme Russ35368962011-12-31 22:58:15 +1100145
146 /* 16-bit CS: code, read/execute, 64 kB, base 0 */
Simon Glass9fc71c12014-11-14 20:56:29 -0700147 gdt_addr[X86_GDT_ENTRY_16BIT_CS] = GDT_ENTRY(0x009b, 0, 0x0ffff);
Graeme Russ35368962011-12-31 22:58:15 +1100148
149 /* 16-bit DS: data, read/write, 64 kB, base 0 */
Simon Glass9fc71c12014-11-14 20:56:29 -0700150 gdt_addr[X86_GDT_ENTRY_16BIT_DS] = GDT_ENTRY(0x0093, 0, 0x0ffff);
151
152 gdt_addr[X86_GDT_ENTRY_16BIT_FLAT_CS] = GDT_ENTRY(0x809b, 0, 0xfffff);
153 gdt_addr[X86_GDT_ENTRY_16BIT_FLAT_DS] = GDT_ENTRY(0x8093, 0, 0xfffff);
Graeme Russ35368962011-12-31 22:58:15 +1100154
155 load_gdt(gdt_addr, X86_GDT_NUM_ENTRIES);
156 load_ds(X86_GDT_ENTRY_32BIT_DS);
157 load_es(X86_GDT_ENTRY_32BIT_DS);
158 load_gs(X86_GDT_ENTRY_32BIT_DS);
159 load_ss(X86_GDT_ENTRY_32BIT_DS);
160 load_fs(X86_GDT_ENTRY_32BIT_FS);
161}
162
Gabe Black846d08e2012-10-20 12:33:10 +0000163int __weak x86_cleanup_before_linux(void)
164{
Simon Glassbcc28da2013-04-17 16:13:35 +0000165#ifdef CONFIG_BOOTSTAGE_STASH
166 bootstage_stash((void *)CONFIG_BOOTSTAGE_STASH,
167 CONFIG_BOOTSTAGE_STASH_SIZE);
168#endif
169
Gabe Black846d08e2012-10-20 12:33:10 +0000170 return 0;
171}
172
Bin Meng035c1d22014-11-09 22:18:56 +0800173/*
174 * Cyrix CPUs without cpuid or with cpuid not yet enabled can be detected
175 * by the fact that they preserve the flags across the division of 5/2.
176 * PII and PPro exhibit this behavior too, but they have cpuid available.
177 */
178
179/*
180 * Perform the Cyrix 5/2 test. A Cyrix won't change
181 * the flags, while other 486 chips will.
182 */
183static inline int test_cyrix_52div(void)
184{
185 unsigned int test;
186
187 __asm__ __volatile__(
188 "sahf\n\t" /* clear flags (%eax = 0x0005) */
189 "div %b2\n\t" /* divide 5 by 2 */
190 "lahf" /* store flags into %ah */
191 : "=a" (test)
192 : "0" (5), "q" (2)
193 : "cc");
194
195 /* AH is 0x02 on Cyrix after the divide.. */
196 return (unsigned char) (test >> 8) == 0x02;
197}
198
199/*
200 * Detect a NexGen CPU running without BIOS hypercode new enough
201 * to have CPUID. (Thanks to Herbert Oppmann)
202 */
203
204static int deep_magic_nexgen_probe(void)
205{
206 int ret;
207
208 __asm__ __volatile__ (
209 " movw $0x5555, %%ax\n"
210 " xorw %%dx,%%dx\n"
211 " movw $2, %%cx\n"
212 " divw %%cx\n"
213 " movl $0, %%eax\n"
214 " jnz 1f\n"
215 " movl $1, %%eax\n"
216 "1:\n"
217 : "=a" (ret) : : "cx", "dx");
218 return ret;
219}
220
221static bool has_cpuid(void)
222{
223 return flag_is_changeable_p(X86_EFLAGS_ID);
224}
225
226static int build_vendor_name(char *vendor_name)
227{
228 struct cpuid_result result;
229 result = cpuid(0x00000000);
230 unsigned int *name_as_ints = (unsigned int *)vendor_name;
231
232 name_as_ints[0] = result.ebx;
233 name_as_ints[1] = result.edx;
234 name_as_ints[2] = result.ecx;
235
236 return result.eax;
237}
238
239static void identify_cpu(struct cpu_device_id *cpu)
240{
241 char vendor_name[16];
242 int i;
243
244 vendor_name[0] = '\0'; /* Unset */
Simon Glass14a89a92014-11-12 20:27:55 -0700245 cpu->device = 0; /* fix gcc 4.4.4 warning */
Bin Meng035c1d22014-11-09 22:18:56 +0800246
247 /* Find the id and vendor_name */
248 if (!has_cpuid()) {
249 /* Its a 486 if we can modify the AC flag */
250 if (flag_is_changeable_p(X86_EFLAGS_AC))
251 cpu->device = 0x00000400; /* 486 */
252 else
253 cpu->device = 0x00000300; /* 386 */
254 if ((cpu->device == 0x00000400) && test_cyrix_52div()) {
255 memcpy(vendor_name, "CyrixInstead", 13);
256 /* If we ever care we can enable cpuid here */
257 }
258 /* Detect NexGen with old hypercode */
259 else if (deep_magic_nexgen_probe())
260 memcpy(vendor_name, "NexGenDriven", 13);
261 }
262 if (has_cpuid()) {
263 int cpuid_level;
264
265 cpuid_level = build_vendor_name(vendor_name);
266 vendor_name[12] = '\0';
267
268 /* Intel-defined flags: level 0x00000001 */
269 if (cpuid_level >= 0x00000001) {
270 cpu->device = cpuid_eax(0x00000001);
271 } else {
272 /* Have CPUID level 0 only unheard of */
273 cpu->device = 0x00000400;
274 }
275 }
276 cpu->vendor = X86_VENDOR_UNKNOWN;
277 for (i = 0; i < ARRAY_SIZE(x86_vendors); i++) {
278 if (memcmp(vendor_name, x86_vendors[i].name, 12) == 0) {
279 cpu->vendor = x86_vendors[i].vendor;
280 break;
281 }
282 }
283}
284
285static inline void get_fms(struct cpuinfo_x86 *c, uint32_t tfms)
286{
287 c->x86 = (tfms >> 8) & 0xf;
288 c->x86_model = (tfms >> 4) & 0xf;
289 c->x86_mask = tfms & 0xf;
290 if (c->x86 == 0xf)
291 c->x86 += (tfms >> 20) & 0xff;
292 if (c->x86 >= 0x6)
293 c->x86_model += ((tfms >> 16) & 0xF) << 4;
294}
295
Graeme Russ121931c2011-02-12 15:11:35 +1100296int x86_cpu_init_f(void)
wdenk591dda52002-11-18 00:14:45 +0000297{
Graeme Russ93efcb22011-02-12 15:11:32 +1100298 const u32 em_rst = ~X86_CR0_EM;
299 const u32 mp_ne_set = X86_CR0_MP | X86_CR0_NE;
300
wdenkabda5ca2003-05-31 18:35:21 +0000301 /* initialize FPU, reset EM, set MP and NE */
302 asm ("fninit\n" \
Graeme Russ93efcb22011-02-12 15:11:32 +1100303 "movl %%cr0, %%eax\n" \
304 "andl %0, %%eax\n" \
305 "orl %1, %%eax\n" \
306 "movl %%eax, %%cr0\n" \
307 : : "i" (em_rst), "i" (mp_ne_set) : "eax");
wdenk57b2d802003-06-27 21:31:46 +0000308
Bin Meng035c1d22014-11-09 22:18:56 +0800309 /* identify CPU via cpuid and store the decoded info into gd->arch */
310 if (has_cpuid()) {
311 struct cpu_device_id cpu;
312 struct cpuinfo_x86 c;
313
314 identify_cpu(&cpu);
315 get_fms(&c, cpu.device);
316 gd->arch.x86 = c.x86;
317 gd->arch.x86_vendor = cpu.vendor;
318 gd->arch.x86_model = c.x86_model;
319 gd->arch.x86_mask = c.x86_mask;
320 gd->arch.x86_device = cpu.device;
321 }
322
Graeme Russ078395c2009-11-24 20:04:21 +1100323 return 0;
324}
325
Graeme Russ6e256002011-12-27 22:46:43 +1100326void x86_enable_caches(void)
327{
Stefan Reinauer2acf8482012-12-02 04:49:50 +0000328 unsigned long cr0;
Graeme Russ121931c2011-02-12 15:11:35 +1100329
Stefan Reinauer2acf8482012-12-02 04:49:50 +0000330 cr0 = read_cr0();
331 cr0 &= ~(X86_CR0_NW | X86_CR0_CD);
332 write_cr0(cr0);
333 wbinvd();
Graeme Russ6e256002011-12-27 22:46:43 +1100334}
335void enable_caches(void) __attribute__((weak, alias("x86_enable_caches")));
Graeme Russ121931c2011-02-12 15:11:35 +1100336
Stefan Reinauer2acf8482012-12-02 04:49:50 +0000337void x86_disable_caches(void)
338{
339 unsigned long cr0;
340
341 cr0 = read_cr0();
342 cr0 |= X86_CR0_NW | X86_CR0_CD;
343 wbinvd();
344 write_cr0(cr0);
345 wbinvd();
346}
347void disable_caches(void) __attribute__((weak, alias("x86_disable_caches")));
348
Graeme Russ6e256002011-12-27 22:46:43 +1100349int x86_init_cache(void)
350{
351 enable_caches();
352
wdenk591dda52002-11-18 00:14:45 +0000353 return 0;
354}
Graeme Russ6e256002011-12-27 22:46:43 +1100355int init_cache(void) __attribute__((weak, alias("x86_init_cache")));
wdenk591dda52002-11-18 00:14:45 +0000356
Wolfgang Denk6262d0212010-06-28 22:00:46 +0200357int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
wdenk591dda52002-11-18 00:14:45 +0000358{
Graeme Russfdee8b12011-11-08 02:33:13 +0000359 printf("resetting ...\n");
Graeme Russ45fc1d82011-04-13 19:43:26 +1000360
361 /* wait 50 ms */
362 udelay(50000);
wdenk591dda52002-11-18 00:14:45 +0000363 disable_interrupts();
364 reset_cpu(0);
365
366 /*NOTREACHED*/
367 return 0;
368}
369
Graeme Russfdee8b12011-11-08 02:33:13 +0000370void flush_cache(unsigned long dummy1, unsigned long dummy2)
wdenk591dda52002-11-18 00:14:45 +0000371{
372 asm("wbinvd\n");
wdenk591dda52002-11-18 00:14:45 +0000373}
Graeme Russ278638d2008-12-07 10:29:02 +1100374
375void __attribute__ ((regparm(0))) generate_gpf(void);
376
377/* segment 0x70 is an arbitrary segment which does not exist */
378asm(".globl generate_gpf\n"
Graeme Russfdee8b12011-11-08 02:33:13 +0000379 ".hidden generate_gpf\n"
380 ".type generate_gpf, @function\n"
381 "generate_gpf:\n"
382 "ljmp $0x70, $0x47114711\n");
Graeme Russ278638d2008-12-07 10:29:02 +1100383
Simon Glass83374332014-11-06 13:20:08 -0700384__weak void reset_cpu(ulong addr)
Graeme Russ278638d2008-12-07 10:29:02 +1100385{
Graeme Russcbfce1d2011-04-13 19:43:28 +1000386 printf("Resetting using x86 Triple Fault\n");
Graeme Russfdee8b12011-11-08 02:33:13 +0000387 set_vector(13, generate_gpf); /* general protection fault handler */
388 set_vector(8, generate_gpf); /* double fault handler */
389 generate_gpf(); /* start the show */
Graeme Russ278638d2008-12-07 10:29:02 +1100390}
Stefan Reinauer2acf8482012-12-02 04:49:50 +0000391
392int dcache_status(void)
393{
394 return !(read_cr0() & 0x40000000);
395}
396
397/* Define these functions to allow ehch-hcd to function */
398void flush_dcache_range(unsigned long start, unsigned long stop)
399{
400}
401
402void invalidate_dcache_range(unsigned long start, unsigned long stop)
403{
404}
Simon Glass2baa3bb2013-02-28 19:26:11 +0000405
406void dcache_enable(void)
407{
408 enable_caches();
409}
410
411void dcache_disable(void)
412{
413 disable_caches();
414}
415
416void icache_enable(void)
417{
418}
419
420void icache_disable(void)
421{
422}
423
424int icache_status(void)
425{
426 return 1;
427}
Simon Glassd8d9fec2014-10-10 08:21:52 -0600428
429void cpu_enable_paging_pae(ulong cr3)
430{
431 __asm__ __volatile__(
432 /* Load the page table address */
433 "movl %0, %%cr3\n"
434 /* Enable pae */
435 "movl %%cr4, %%eax\n"
436 "orl $0x00000020, %%eax\n"
437 "movl %%eax, %%cr4\n"
438 /* Enable paging */
439 "movl %%cr0, %%eax\n"
440 "orl $0x80000000, %%eax\n"
441 "movl %%eax, %%cr0\n"
442 :
443 : "r" (cr3)
444 : "eax");
445}
446
447void cpu_disable_paging_pae(void)
448{
449 /* Turn off paging */
450 __asm__ __volatile__ (
451 /* Disable paging */
452 "movl %%cr0, %%eax\n"
453 "andl $0x7fffffff, %%eax\n"
454 "movl %%eax, %%cr0\n"
455 /* Disable pae */
456 "movl %%cr4, %%eax\n"
457 "andl $0xffffffdf, %%eax\n"
458 "movl %%eax, %%cr4\n"
459 :
460 :
461 : "eax");
462}
Simon Glass2f2efbc2014-10-10 08:21:54 -0600463
Bin Meng035c1d22014-11-09 22:18:56 +0800464static bool can_detect_long_mode(void)
Simon Glass2f2efbc2014-10-10 08:21:54 -0600465{
Bin Meng035c1d22014-11-09 22:18:56 +0800466 return cpuid_eax(0x80000000) > 0x80000000UL;
467}
Simon Glass2f2efbc2014-10-10 08:21:54 -0600468
Bin Meng035c1d22014-11-09 22:18:56 +0800469static bool has_long_mode(void)
470{
471 return cpuid_edx(0x80000001) & (1 << 29) ? true : false;
Simon Glass2f2efbc2014-10-10 08:21:54 -0600472}
473
Bin Meng035c1d22014-11-09 22:18:56 +0800474int cpu_has_64bit(void)
Simon Glass2f2efbc2014-10-10 08:21:54 -0600475{
Bin Meng035c1d22014-11-09 22:18:56 +0800476 return has_cpuid() && can_detect_long_mode() &&
477 has_long_mode();
478}
Simon Glass2f2efbc2014-10-10 08:21:54 -0600479
Bin Meng035c1d22014-11-09 22:18:56 +0800480const char *cpu_vendor_name(int vendor)
481{
482 const char *name;
483 name = "<invalid cpu vendor>";
484 if ((vendor < (ARRAY_SIZE(x86_vendor_name))) &&
485 (x86_vendor_name[vendor] != 0))
486 name = x86_vendor_name[vendor];
Simon Glass2f2efbc2014-10-10 08:21:54 -0600487
Bin Meng035c1d22014-11-09 22:18:56 +0800488 return name;
Simon Glass2f2efbc2014-10-10 08:21:54 -0600489}
490
Simon Glass543bb142014-11-10 18:00:26 -0700491char *cpu_get_name(char *name)
Simon Glass2f2efbc2014-10-10 08:21:54 -0600492{
Simon Glass543bb142014-11-10 18:00:26 -0700493 unsigned int *name_as_ints = (unsigned int *)name;
Bin Meng035c1d22014-11-09 22:18:56 +0800494 struct cpuid_result regs;
Simon Glass543bb142014-11-10 18:00:26 -0700495 char *ptr;
Bin Meng035c1d22014-11-09 22:18:56 +0800496 int i;
Simon Glass2f2efbc2014-10-10 08:21:54 -0600497
Simon Glass543bb142014-11-10 18:00:26 -0700498 /* This bit adds up to 48 bytes */
Bin Meng035c1d22014-11-09 22:18:56 +0800499 for (i = 0; i < 3; i++) {
500 regs = cpuid(0x80000002 + i);
501 name_as_ints[i * 4 + 0] = regs.eax;
502 name_as_ints[i * 4 + 1] = regs.ebx;
503 name_as_ints[i * 4 + 2] = regs.ecx;
504 name_as_ints[i * 4 + 3] = regs.edx;
505 }
Simon Glass543bb142014-11-10 18:00:26 -0700506 name[CPU_MAX_NAME_LEN - 1] = '\0';
Simon Glass2f2efbc2014-10-10 08:21:54 -0600507
Bin Meng035c1d22014-11-09 22:18:56 +0800508 /* Skip leading spaces. */
Simon Glass543bb142014-11-10 18:00:26 -0700509 ptr = name;
510 while (*ptr == ' ')
511 ptr++;
Bin Meng035c1d22014-11-09 22:18:56 +0800512
Simon Glass543bb142014-11-10 18:00:26 -0700513 return ptr;
Simon Glass2f2efbc2014-10-10 08:21:54 -0600514}
515
Simon Glass543bb142014-11-10 18:00:26 -0700516int default_print_cpuinfo(void)
Simon Glass2f2efbc2014-10-10 08:21:54 -0600517{
Bin Meng035c1d22014-11-09 22:18:56 +0800518 printf("CPU: %s, vendor %s, device %xh\n",
519 cpu_has_64bit() ? "x86_64" : "x86",
520 cpu_vendor_name(gd->arch.x86_vendor), gd->arch.x86_device);
Simon Glass2f2efbc2014-10-10 08:21:54 -0600521
522 return 0;
523}
Simon Glass463fac22014-10-10 08:21:55 -0600524
525#define PAGETABLE_SIZE (6 * 4096)
526
527/**
528 * build_pagetable() - build a flat 4GiB page table structure for 64-bti mode
529 *
530 * @pgtable: Pointer to a 24iKB block of memory
531 */
532static void build_pagetable(uint32_t *pgtable)
533{
534 uint i;
535
536 memset(pgtable, '\0', PAGETABLE_SIZE);
537
538 /* Level 4 needs a single entry */
539 pgtable[0] = (uint32_t)&pgtable[1024] + 7;
540
541 /* Level 3 has one 64-bit entry for each GiB of memory */
542 for (i = 0; i < 4; i++) {
543 pgtable[1024 + i * 2] = (uint32_t)&pgtable[2048] +
544 0x1000 * i + 7;
545 }
546
547 /* Level 2 has 2048 64-bit entries, each repesenting 2MiB */
548 for (i = 0; i < 2048; i++)
549 pgtable[2048 + i * 2] = 0x183 + (i << 21UL);
550}
551
552int cpu_jump_to_64bit(ulong setup_base, ulong target)
553{
554 uint32_t *pgtable;
555
556 pgtable = memalign(4096, PAGETABLE_SIZE);
557 if (!pgtable)
558 return -ENOMEM;
559
560 build_pagetable(pgtable);
561 cpu_call64((ulong)pgtable, setup_base, target);
562 free(pgtable);
563
564 return -EFAULT;
565}
Simon Glass9f0afe72014-11-12 22:42:26 -0700566
567void show_boot_progress(int val)
568{
569#if MIN_PORT80_KCLOCKS_DELAY
570 /*
571 * Scale the time counter reading to avoid using 64 bit arithmetics.
572 * Can't use get_timer() here becuase it could be not yet
573 * initialized or even implemented.
574 */
575 if (!gd->arch.tsc_prev) {
576 gd->arch.tsc_base_kclocks = rdtsc() / 1000;
577 gd->arch.tsc_prev = 0;
578 } else {
579 uint32_t now;
580
581 do {
582 now = rdtsc() / 1000 - gd->arch.tsc_base_kclocks;
583 } while (now < (gd->arch.tsc_prev + MIN_PORT80_KCLOCKS_DELAY));
584 gd->arch.tsc_prev = now;
585 }
586#endif
587 outb(val, POST_PORT);
588}