blob: 2bd0e6223172aad6ab7de211f405278bde6cf4f9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +00002/*
3 * Configuation settings for the Freescale MCF54451 EVB board.
4 *
5 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +00007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M54451EVB_H
14#define _M54451EVB_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000020#define CONFIG_M54451EVB /* M54451EVB board */
21
22#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000024
Angelo Dureghello89ae64c2017-05-14 21:42:27 +020025#define LDS_BOARD_TEXT board/freescale/m54451evb/sbf_dram_init.o (.text*)
26
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000027#undef CONFIG_WATCHDOG
28
29#define CONFIG_TIMESTAMP /* Print image info with timestamp */
30
31/*
32 * BOOTP options
33 */
34#define CONFIG_BOOTP_BOOTFILESIZE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000035
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000036/* Network configuration */
37#define CONFIG_MCFFEC
38#ifdef CONFIG_MCFFEC
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000039# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020040# define CONFIG_SYS_DISCOVER_PHY
41# define CONFIG_SYS_RX_ETH_BUFFER 8
42# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000043
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020044# define CONFIG_SYS_FEC0_PINMUX 0
45# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000046# define MCFFEC_TOUT_LOOP 50000
47
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000048# define CONFIG_ETHPRIME "FEC0"
49# define CONFIG_IPADDR 192.162.1.2
50# define CONFIG_NETMASK 255.255.255.0
51# define CONFIG_SERVERIP 192.162.1.1
52# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000053
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020054/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
55# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000056# define FECDUPLEX FULL
57# define FECSPEED _100BASET
58# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020059# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
60# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000061# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020062# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000063#endif
64
Mario Six790d8442018-03-28 14:38:20 +020065#define CONFIG_HOSTNAME "M54451EVB"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000067/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068#define CONFIG_SYS_LOAD_ADDR2 0x40010007
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000069#define CONFIG_EXTRA_ENV_SETTINGS \
70 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020071 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000072 "loadaddr=0x40010000\0" \
73 "sbfhdr=sbfhdr.bin\0" \
74 "uboot=u-boot.bin\0" \
75 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020076 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000077 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +080078 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000079 "sf erase 0 30000;" \
80 "sf write ${loadaddr} 0 30000;" \
81 "save\0" \
82 ""
83#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000085#define CONFIG_EXTRA_ENV_SETTINGS \
86 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020087 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000088 "loadaddr=40010000\0" \
89 "u-boot=u-boot.bin\0" \
90 "load=tftp ${loadaddr) ${u-boot}\0" \
91 "upd=run load; run prog\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020092 "prog=prot off 0 " __stringify(CONFIG_SYS_UBOOT_END) \
93 "; era 0 " __stringify(CONFIG_SYS_UBOOT_END) " ;" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000094 "cp.b ${loadaddr} 0 ${filesize};" \
95 "save\0" \
96 ""
97#endif
98
99/* Realtime clock */
100#define CONFIG_MCFRTC
101#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000103
104/* Timer */
105#define CONFIG_MCFTMR
106#undef CONFIG_MCFPIT
107
108/* I2c */
Heiko Schocherf2850742012-10-24 13:48:22 +0200109#define CONFIG_SYS_I2C
110#define CONFIG_SYS_I2C_FSL
111#define CONFIG_SYS_FSL_I2C_SPEED 80000
112#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
113#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
TsiChung Liewb78c9882009-06-11 15:39:57 +0000114#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000115
116/* DSPI and Serial Flash */
117#define CONFIG_CF_DSPI
118#define CONFIG_SERIAL_FLASH
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_SBFHDR_SIZE 0x7
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000120
121/* Input, PCI, Flexbus, and VCO */
122#define CONFIG_EXTRA_CLOCK
123
TsiChung Liewb78c9882009-06-11 15:39:57 +0000124#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000125
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000127
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000129
TsiChung Liewb78c9882009-06-11 15:39:57 +0000130#define CONFIG_SYS_MBAR 0xFC000000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000131
132/*
133 * Low Level Configuration Settings
134 * (address mappings, register initial values, etc.)
135 * You should know what you are doing if you make changes here.
136 */
137
138/*-----------------------------------------------------------------------
139 * Definitions for initial stack pointer and data area (in DPRAM)
140 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200142#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200144#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200146#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000147
148/*-----------------------------------------------------------------------
149 * Start addresses for the final memory configuration
150 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000152 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200153#define CONFIG_SYS_SDRAM_BASE 0x40000000
154#define CONFIG_SYS_SDRAM_SIZE 128 /* SDRAM size in MB */
155#define CONFIG_SYS_SDRAM_CFG1 0x33633F30
156#define CONFIG_SYS_SDRAM_CFG2 0x57670000
157#define CONFIG_SYS_SDRAM_CTRL 0xE20D2C00
158#define CONFIG_SYS_SDRAM_EMOD 0x80810000
159#define CONFIG_SYS_SDRAM_MODE 0x008D0000
160#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x44
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000161
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
163#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000164
165#ifdef CONFIG_CF_SBF
Jason Jinded4eb42011-08-19 10:10:40 +0800166# define CONFIG_SERIAL_BOOT
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200167# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000168#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000170#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
172#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000173
Jason Jinded4eb42011-08-19 10:10:40 +0800174/* Reserve 256 kB for malloc() */
175#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000176/*
177 * For booting Linux, the board info and command line data
178 * have to be in the first 8 MB of memory, since this is
179 * the maximum mapped by the Linux kernel during initialization ??
180 */
181/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000183
184/* Configuration for environment
Jason Jinded4eb42011-08-19 10:10:40 +0800185 * Environment is not embedded in u-boot. First time runing may have env
186 * crc error warning if there is no correct environment on the flash.
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000187 */
TsiChung Liewb78c9882009-06-11 15:39:57 +0000188#if defined(CONFIG_SYS_STMICRO_BOOT)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200189# define CONFIG_ENV_OFFSET 0x20000
190# define CONFIG_ENV_SIZE 0x2000
191# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000192#else
Jason Jinded4eb42011-08-19 10:10:40 +0800193# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
TsiChung Liewb78c9882009-06-11 15:39:57 +0000194# define CONFIG_ENV_SIZE 0x2000
Jason Jinded4eb42011-08-19 10:10:40 +0800195# define CONFIG_ENV_SECT_SIZE 0x20000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000196#endif
197#undef CONFIG_ENV_OVERWRITE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000198
TsiChung Liewa424ba22009-06-30 14:18:29 +0000199/* FLASH organization */
200#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000201
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000203
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
205# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
206# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
207# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208# define CONFIG_SYS_FLASH_CHECKSUM
209# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000210
211#endif
212
213/*
214 * This is setting for JFFS2 support in u-boot.
215 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
216 */
TsiChung Liewb78c9882009-06-11 15:39:57 +0000217#ifdef CONFIG_CMD_JFFS2
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000218# define CONFIG_JFFS2_DEV "nor0"
219# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000221#endif
222
TsiChung Liewb78c9882009-06-11 15:39:57 +0000223/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000225
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600226#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200227 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600228#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200229 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600230#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
231#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
232#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
233 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
234 CF_ACR_EN | CF_ACR_SM_ALL)
235#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
236 CF_CACR_ICINVA | CF_CACR_EUSP)
237#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
238 CF_CACR_DEC | CF_CACR_DDCM_P | \
239 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
240
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000241/*-----------------------------------------------------------------------
242 * Memory bank definitions
243 */
244/*
TsiChung Liewb78c9882009-06-11 15:39:57 +0000245 * CS0 - NOR Flash 16MB
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000246 * CS1 - Available
247 * CS2 - Available
248 * CS3 - Available
249 * CS4 - Available
250 * CS5 - Available
251 */
252
TsiChung Liewb78c9882009-06-11 15:39:57 +0000253 /* Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200254#define CONFIG_SYS_CS0_BASE 0x00000000
TsiChung Liewb78c9882009-06-11 15:39:57 +0000255#define CONFIG_SYS_CS0_MASK 0x00FF0001
256#define CONFIG_SYS_CS0_CTRL 0x00004D80
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000257
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200258#define CONFIG_SYS_SPANSION_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000259
260#endif /* _M54451EVB_H */