Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2009 |
| 4 | * Marvell Semiconductor <www.marvell.com> |
| 5 | * Prafulla Wadaskar <prafulla@marvell.com> |
| 6 | * |
| 7 | * (C) Copyright 2009 |
| 8 | * Stefan Roese, DENX Software Engineering, sr@denx.de. |
| 9 | * |
| 10 | * (C) Copyright 2010 |
| 11 | * Heiko Schocher, DENX Software Engineering, hs@denx.de. |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 12 | */ |
| 13 | |
| 14 | #include <common.h> |
| 15 | #include <i2c.h> |
| 16 | #include <nand.h> |
| 17 | #include <netdev.h> |
| 18 | #include <miiphy.h> |
Valentin Longchamp | 96957ef | 2012-06-13 03:01:03 +0000 | [diff] [blame] | 19 | #include <spi.h> |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 20 | #include <asm/io.h> |
Lei Wen | 298ae91 | 2011-10-18 20:11:42 +0530 | [diff] [blame] | 21 | #include <asm/arch/cpu.h> |
Stefan Roese | c243784 | 2014-10-22 12:13:06 +0200 | [diff] [blame] | 22 | #include <asm/arch/soc.h> |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 23 | #include <asm/arch/mpp.h> |
| 24 | |
| 25 | #include "../common/common.h" |
| 26 | |
| 27 | DECLARE_GLOBAL_DATA_PTR; |
| 28 | |
Holger Brunck | 4de3cdd | 2011-05-31 02:12:52 +0000 | [diff] [blame] | 29 | /* |
| 30 | * BOCO FPGA definitions |
| 31 | */ |
| 32 | #define BOCO 0x10 |
| 33 | #define REG_CTRL_H 0x02 |
| 34 | #define MASK_WRL_UNITRUN 0x01 |
| 35 | #define MASK_RBX_PGY_PRESENT 0x40 |
| 36 | #define REG_IRQ_CIRQ2 0x2d |
| 37 | #define MASK_RBI_DEFECT_16 0x01 |
| 38 | |
Tobias Müller | b0cab2d | 2015-11-13 15:01:15 +0100 | [diff] [blame] | 39 | /* |
| 40 | * PHY registers definitions |
| 41 | */ |
| 42 | #define PHY_MARVELL_OUI 0x5043 |
| 43 | #define PHY_MARVELL_88E1118_MODEL 0x0022 |
| 44 | #define PHY_MARVELL_88E1118R_MODEL 0x0024 |
| 45 | |
| 46 | #define PHY_MARVELL_PAGE_REG 0x0016 |
| 47 | #define PHY_MARVELL_DEFAULT_PAGE 0x0000 |
| 48 | |
| 49 | #define PHY_MARVELL_88E1118R_LED_CTRL_PAGE 0x0003 |
| 50 | #define PHY_MARVELL_88E1118R_LED_CTRL_REG 0x0010 |
| 51 | |
| 52 | #define PHY_MARVELL_88E1118R_LED_CTRL_RESERVED 0x1000 |
| 53 | #define PHY_MARVELL_88E1118R_LED_CTRL_LED0_1000MB (0x7<<0) |
| 54 | #define PHY_MARVELL_88E1118R_LED_CTRL_LED1_ACT (0x3<<4) |
| 55 | #define PHY_MARVELL_88E1118R_LED_CTRL_LED2_LINK (0x0<<8) |
| 56 | |
Holger Brunck | 43cf329 | 2015-11-13 15:01:16 +0100 | [diff] [blame] | 57 | /* I/O pin to erase flash RGPP09 = MPP43 */ |
| 58 | #define KM_FLASH_ERASE_ENABLE 43 |
| 59 | |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 60 | /* Multi-Purpose Pins Functionality configuration */ |
Albert ARIBAUD | 4d42431 | 2012-11-26 11:27:36 +0000 | [diff] [blame] | 61 | static const u32 kwmpp_config[] = { |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 62 | MPP0_NF_IO2, |
| 63 | MPP1_NF_IO3, |
| 64 | MPP2_NF_IO4, |
| 65 | MPP3_NF_IO5, |
| 66 | MPP4_NF_IO6, |
| 67 | MPP5_NF_IO7, |
| 68 | MPP6_SYSRST_OUTn, |
Gerlando Falauto | 29ff59a | 2014-02-13 16:43:00 +0100 | [diff] [blame] | 69 | #if defined(KM_PCIE_RESET_MPP7) |
| 70 | MPP7_GPO, |
| 71 | #else |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 72 | MPP7_PEX_RST_OUTn, |
Gerlando Falauto | 29ff59a | 2014-02-13 16:43:00 +0100 | [diff] [blame] | 73 | #endif |
Heiko Schocher | 479a4cf | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 74 | #if defined(CONFIG_SYS_I2C_SOFT) |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 75 | MPP8_GPIO, /* SDA */ |
| 76 | MPP9_GPIO, /* SCL */ |
| 77 | #endif |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 78 | MPP10_UART0_TXD, |
| 79 | MPP11_UART0_RXD, |
| 80 | MPP12_GPO, /* Reserved */ |
| 81 | MPP13_UART1_TXD, |
| 82 | MPP14_UART1_RXD, |
| 83 | MPP15_GPIO, /* Not used */ |
| 84 | MPP16_GPIO, /* Not used */ |
| 85 | MPP17_GPIO, /* Reserved */ |
| 86 | MPP18_NF_IO0, |
| 87 | MPP19_NF_IO1, |
| 88 | MPP20_GPIO, |
| 89 | MPP21_GPIO, |
| 90 | MPP22_GPIO, |
| 91 | MPP23_GPIO, |
| 92 | MPP24_GPIO, |
| 93 | MPP25_GPIO, |
| 94 | MPP26_GPIO, |
| 95 | MPP27_GPIO, |
| 96 | MPP28_GPIO, |
| 97 | MPP29_GPIO, |
| 98 | MPP30_GPIO, |
| 99 | MPP31_GPIO, |
| 100 | MPP32_GPIO, |
| 101 | MPP33_GPIO, |
| 102 | MPP34_GPIO, /* CDL1 (input) */ |
| 103 | MPP35_GPIO, /* CDL2 (input) */ |
| 104 | MPP36_GPIO, /* MAIN_IRQ (input) */ |
| 105 | MPP37_GPIO, /* BOARD_LED */ |
| 106 | MPP38_GPIO, /* Piggy3 LED[1] */ |
| 107 | MPP39_GPIO, /* Piggy3 LED[2] */ |
| 108 | MPP40_GPIO, /* Piggy3 LED[3] */ |
| 109 | MPP41_GPIO, /* Piggy3 LED[4] */ |
| 110 | MPP42_GPIO, /* Piggy3 LED[5] */ |
| 111 | MPP43_GPIO, /* Piggy3 LED[6] */ |
Heiko Schocher | 9878f99 | 2011-02-22 09:13:00 +0100 | [diff] [blame] | 112 | MPP44_GPIO, /* Piggy3 LED[7], BIST_EN_L */ |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 113 | MPP45_GPIO, /* Piggy3 LED[8] */ |
| 114 | MPP46_GPIO, /* Reserved */ |
| 115 | MPP47_GPIO, /* Reserved */ |
| 116 | MPP48_GPIO, /* Reserved */ |
| 117 | MPP49_GPIO, /* SW_INTOUTn */ |
| 118 | 0 |
| 119 | }; |
| 120 | |
Valentin Longchamp | aea4bb5 | 2015-02-10 17:10:14 +0100 | [diff] [blame] | 121 | static uchar ivm_content[CONFIG_SYS_IVM_EEPROM_MAX_LEN]; |
| 122 | |
Holger Brunck | d896d0d | 2012-07-05 05:05:03 +0000 | [diff] [blame] | 123 | #if defined(CONFIG_KM_MGCOGE3UN) |
Holger Brunck | 4de3cdd | 2011-05-31 02:12:52 +0000 | [diff] [blame] | 124 | /* |
| 125 | * Wait for startup OK from mgcoge3ne |
| 126 | */ |
Holger Brunck | 09346ff | 2014-01-27 16:58:23 +0100 | [diff] [blame] | 127 | static int startup_allowed(void) |
Holger Brunck | 4de3cdd | 2011-05-31 02:12:52 +0000 | [diff] [blame] | 128 | { |
| 129 | unsigned char buf; |
| 130 | |
| 131 | /* |
| 132 | * Read CIRQ16 bit (bit 0) |
| 133 | */ |
| 134 | if (i2c_read(BOCO, REG_IRQ_CIRQ2, 1, &buf, 1) != 0) |
| 135 | printf("%s: Error reading Boco\n", __func__); |
| 136 | else |
| 137 | if ((buf & MASK_RBI_DEFECT_16) == MASK_RBI_DEFECT_16) |
| 138 | return 1; |
| 139 | return 0; |
| 140 | } |
Valentin Longchamp | 2ec63ad | 2011-06-16 18:11:15 +0530 | [diff] [blame] | 141 | #endif |
Holger Brunck | 4de3cdd | 2011-05-31 02:12:52 +0000 | [diff] [blame] | 142 | |
Holger Brunck | d896d0d | 2012-07-05 05:05:03 +0000 | [diff] [blame] | 143 | #if (defined(CONFIG_KM_PIGGY4_88E6061)|defined(CONFIG_KM_PIGGY4_88E6352)) |
Holger Brunck | 4de3cdd | 2011-05-31 02:12:52 +0000 | [diff] [blame] | 144 | /* |
Holger Brunck | 2ef4295 | 2012-07-05 05:37:46 +0000 | [diff] [blame] | 145 | * All boards with PIGGY4 connected via a simple switch have ethernet always |
| 146 | * present. |
Holger Brunck | 4de3cdd | 2011-05-31 02:12:52 +0000 | [diff] [blame] | 147 | */ |
| 148 | int ethernet_present(void) |
| 149 | { |
| 150 | return 1; |
| 151 | } |
| 152 | #else |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 153 | int ethernet_present(void) |
| 154 | { |
| 155 | uchar buf; |
| 156 | int ret = 0; |
| 157 | |
Holger Brunck | 4de3cdd | 2011-05-31 02:12:52 +0000 | [diff] [blame] | 158 | if (i2c_read(BOCO, REG_CTRL_H, 1, &buf, 1) != 0) { |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 159 | printf("%s: Error reading Boco\n", __func__); |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 160 | return -1; |
| 161 | } |
Holger Brunck | 4de3cdd | 2011-05-31 02:12:52 +0000 | [diff] [blame] | 162 | if ((buf & MASK_RBX_PGY_PRESENT) == MASK_RBX_PGY_PRESENT) |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 163 | ret = 1; |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 164 | |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 165 | return ret; |
| 166 | } |
Holger Brunck | 4de3cdd | 2011-05-31 02:12:52 +0000 | [diff] [blame] | 167 | #endif |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 168 | |
Holger Brunck | 03ab286 | 2013-05-06 15:04:51 +0200 | [diff] [blame] | 169 | static int initialize_unit_leds(void) |
Heiko Schocher | e4533af | 2011-03-08 10:53:51 +0100 | [diff] [blame] | 170 | { |
| 171 | /* |
Holger Brunck | 4de3cdd | 2011-05-31 02:12:52 +0000 | [diff] [blame] | 172 | * Init the unit LEDs per default they all are |
Heiko Schocher | e4533af | 2011-03-08 10:53:51 +0100 | [diff] [blame] | 173 | * ok apart from bootstat |
Heiko Schocher | e4533af | 2011-03-08 10:53:51 +0100 | [diff] [blame] | 174 | */ |
Heiko Schocher | e4533af | 2011-03-08 10:53:51 +0100 | [diff] [blame] | 175 | uchar buf; |
| 176 | |
Holger Brunck | 4de3cdd | 2011-05-31 02:12:52 +0000 | [diff] [blame] | 177 | if (i2c_read(BOCO, REG_CTRL_H, 1, &buf, 1) != 0) { |
Heiko Schocher | e4533af | 2011-03-08 10:53:51 +0100 | [diff] [blame] | 178 | printf("%s: Error reading Boco\n", __func__); |
| 179 | return -1; |
| 180 | } |
Holger Brunck | 4de3cdd | 2011-05-31 02:12:52 +0000 | [diff] [blame] | 181 | buf |= MASK_WRL_UNITRUN; |
| 182 | if (i2c_write(BOCO, REG_CTRL_H, 1, &buf, 1) != 0) { |
Heiko Schocher | e4533af | 2011-03-08 10:53:51 +0100 | [diff] [blame] | 183 | printf("%s: Error writing Boco\n", __func__); |
| 184 | return -1; |
| 185 | } |
| 186 | return 0; |
| 187 | } |
| 188 | |
Holger Brunck | 03ab286 | 2013-05-06 15:04:51 +0200 | [diff] [blame] | 189 | static void set_bootcount_addr(void) |
Valentin Longchamp | 184907a | 2011-05-31 02:12:47 +0000 | [diff] [blame] | 190 | { |
| 191 | uchar buf[32]; |
| 192 | unsigned int bootcountaddr; |
| 193 | bootcountaddr = gd->ram_size - BOOTCOUNT_ADDR; |
| 194 | sprintf((char *)buf, "0x%x", bootcountaddr); |
Simon Glass | 6a38e41 | 2017-08-03 12:22:09 -0600 | [diff] [blame] | 195 | env_set("bootcountaddr", (char *)buf); |
Valentin Longchamp | 184907a | 2011-05-31 02:12:47 +0000 | [diff] [blame] | 196 | } |
Valentin Longchamp | 184907a | 2011-05-31 02:12:47 +0000 | [diff] [blame] | 197 | |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 198 | int misc_init_r(void) |
| 199 | { |
Holger Brunck | d896d0d | 2012-07-05 05:05:03 +0000 | [diff] [blame] | 200 | #if defined(CONFIG_KM_MGCOGE3UN) |
Holger Brunck | 4de3cdd | 2011-05-31 02:12:52 +0000 | [diff] [blame] | 201 | char *wait_for_ne; |
Holger Brunck | 43cf329 | 2015-11-13 15:01:16 +0100 | [diff] [blame] | 202 | u8 dip_switch = kw_gpio_get_value(KM_FLASH_ERASE_ENABLE); |
Simon Glass | 64b723f | 2017-08-03 12:22:12 -0600 | [diff] [blame] | 203 | wait_for_ne = env_get("waitforne"); |
Holger Brunck | 43cf329 | 2015-11-13 15:01:16 +0100 | [diff] [blame] | 204 | |
| 205 | if ((wait_for_ne != NULL) && (dip_switch == 0)) { |
Holger Brunck | 4de3cdd | 2011-05-31 02:12:52 +0000 | [diff] [blame] | 206 | if (strcmp(wait_for_ne, "true") == 0) { |
| 207 | int cnt = 0; |
Holger Brunck | 42874a7 | 2011-09-27 02:54:31 +0000 | [diff] [blame] | 208 | int abort = 0; |
Holger Brunck | 4de3cdd | 2011-05-31 02:12:52 +0000 | [diff] [blame] | 209 | puts("NE go: "); |
| 210 | while (startup_allowed() == 0) { |
Holger Brunck | 42874a7 | 2011-09-27 02:54:31 +0000 | [diff] [blame] | 211 | if (tstc()) { |
| 212 | (void) getc(); /* consume input */ |
| 213 | abort = 1; |
| 214 | break; |
| 215 | } |
Holger Brunck | 4de3cdd | 2011-05-31 02:12:52 +0000 | [diff] [blame] | 216 | udelay(200000); |
| 217 | cnt++; |
| 218 | if (cnt == 5) |
| 219 | puts("wait\b\b\b\b"); |
| 220 | if (cnt == 10) { |
| 221 | cnt = 0; |
| 222 | puts(" \b\b\b\b"); |
| 223 | } |
| 224 | } |
Holger Brunck | 42874a7 | 2011-09-27 02:54:31 +0000 | [diff] [blame] | 225 | if (abort == 1) |
| 226 | printf("\nAbort waiting for ne\n"); |
| 227 | else |
| 228 | puts("OK\n"); |
Holger Brunck | 4de3cdd | 2011-05-31 02:12:52 +0000 | [diff] [blame] | 229 | } |
| 230 | } |
| 231 | #endif |
Heiko Schocher | e4533af | 2011-03-08 10:53:51 +0100 | [diff] [blame] | 232 | |
Valentin Longchamp | 876f7a9 | 2015-02-10 17:10:18 +0100 | [diff] [blame] | 233 | ivm_read_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN); |
Valentin Longchamp | aea4bb5 | 2015-02-10 17:10:14 +0100 | [diff] [blame] | 234 | |
Heiko Schocher | e4533af | 2011-03-08 10:53:51 +0100 | [diff] [blame] | 235 | initialize_unit_leds(); |
Valentin Longchamp | 184907a | 2011-05-31 02:12:47 +0000 | [diff] [blame] | 236 | set_km_env(); |
Valentin Longchamp | 184907a | 2011-05-31 02:12:47 +0000 | [diff] [blame] | 237 | set_bootcount_addr(); |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 238 | return 0; |
| 239 | } |
| 240 | |
Heiko Schocher | 3ebd02b | 2010-10-20 19:33:26 +0530 | [diff] [blame] | 241 | int board_early_init_f(void) |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 242 | { |
Heiko Schocher | 479a4cf | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 243 | #if defined(CONFIG_SYS_I2C_SOFT) |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 244 | u32 tmp; |
| 245 | |
Holger Brunck | 7d25a1a | 2012-07-05 05:05:11 +0000 | [diff] [blame] | 246 | /* set the 2 bitbang i2c pins as output gpios */ |
Stefan Roese | c50ab39 | 2014-10-22 12:13:11 +0200 | [diff] [blame] | 247 | tmp = readl(MVEBU_GPIO0_BASE + 4); |
| 248 | writel(tmp & (~KM_KIRKWOOD_SOFT_I2C_GPIOS) , MVEBU_GPIO0_BASE + 4); |
Holger Brunck | 7d25a1a | 2012-07-05 05:05:11 +0000 | [diff] [blame] | 249 | #endif |
Holger Brunck | b59a955 | 2012-07-25 06:26:03 +0000 | [diff] [blame] | 250 | /* adjust SDRAM size for bank 0 */ |
Stefan Roese | 0b74175 | 2014-10-22 12:13:13 +0200 | [diff] [blame] | 251 | mvebu_sdram_size_adjust(0); |
Valentin Longchamp | 7d0d502 | 2012-06-01 01:31:00 +0000 | [diff] [blame] | 252 | kirkwood_mpp_conf(kwmpp_config, NULL); |
Holger Brunck | 7d25a1a | 2012-07-05 05:05:11 +0000 | [diff] [blame] | 253 | return 0; |
| 254 | } |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 255 | |
Holger Brunck | 7d25a1a | 2012-07-05 05:05:11 +0000 | [diff] [blame] | 256 | int board_init(void) |
| 257 | { |
Holger Brunck | 7d25a1a | 2012-07-05 05:05:11 +0000 | [diff] [blame] | 258 | /* address of boot parameters */ |
Stefan Roese | 0b74175 | 2014-10-22 12:13:13 +0200 | [diff] [blame] | 259 | gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100; |
Holger Brunck | 7d25a1a | 2012-07-05 05:05:11 +0000 | [diff] [blame] | 260 | |
| 261 | /* |
| 262 | * The KM_FLASH_GPIO_PIN switches between using a |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 263 | * NAND or a SPI FLASH. Set this pin on start |
| 264 | * to NAND mode. |
| 265 | */ |
Holger Brunck | 7d25a1a | 2012-07-05 05:05:11 +0000 | [diff] [blame] | 266 | kw_gpio_set_valid(KM_FLASH_GPIO_PIN, 1); |
| 267 | kw_gpio_direction_output(KM_FLASH_GPIO_PIN, 1); |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 268 | |
Heiko Schocher | 479a4cf | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 269 | #if defined(CONFIG_SYS_I2C_SOFT) |
Holger Brunck | 7d25a1a | 2012-07-05 05:05:11 +0000 | [diff] [blame] | 270 | /* |
| 271 | * Reinit the GPIO for I2C Bitbang driver so that the now |
| 272 | * available gpio framework is consistent. The calls to |
| 273 | * direction output in are not necessary, they are already done in |
| 274 | * board_early_init_f |
| 275 | */ |
Heiko Schocher | 9878f99 | 2011-02-22 09:13:00 +0100 | [diff] [blame] | 276 | kw_gpio_set_valid(KM_KIRKWOOD_SDA_PIN, 1); |
| 277 | kw_gpio_set_valid(KM_KIRKWOOD_SCL_PIN, 1); |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 278 | #endif |
Holger Brunck | 7d25a1a | 2012-07-05 05:05:11 +0000 | [diff] [blame] | 279 | |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 280 | #if defined(CONFIG_SYS_EEPROM_WREN) |
Heiko Schocher | 9878f99 | 2011-02-22 09:13:00 +0100 | [diff] [blame] | 281 | kw_gpio_set_valid(KM_KIRKWOOD_ENV_WP, 38); |
| 282 | kw_gpio_direction_output(KM_KIRKWOOD_ENV_WP, 1); |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 283 | #endif |
Heiko Schocher | 3ebd02b | 2010-10-20 19:33:26 +0530 | [diff] [blame] | 284 | |
Valentin Longchamp | 6633fed | 2012-07-05 05:05:05 +0000 | [diff] [blame] | 285 | #if defined(CONFIG_KM_FPGA_CONFIG) |
| 286 | trigger_fpga_config(); |
| 287 | #endif |
| 288 | |
| 289 | return 0; |
| 290 | } |
| 291 | |
| 292 | int board_late_init(void) |
| 293 | { |
Valentin Longchamp | bba4e25 | 2015-11-13 15:01:17 +0100 | [diff] [blame] | 294 | #if (defined(CONFIG_KM_COGE5UN) | defined(CONFIG_KM_MGCOGE3UN)) |
Thomas Herzmann | 3ed5314 | 2012-07-05 05:05:10 +0000 | [diff] [blame] | 295 | u8 dip_switch = kw_gpio_get_value(KM_FLASH_ERASE_ENABLE); |
| 296 | |
| 297 | /* if pin 1 do full erase */ |
| 298 | if (dip_switch != 0) { |
| 299 | /* start bootloader */ |
| 300 | puts("DIP: Enabled\n"); |
Simon Glass | 6a38e41 | 2017-08-03 12:22:09 -0600 | [diff] [blame] | 301 | env_set("actual_bank", "0"); |
Thomas Herzmann | 3ed5314 | 2012-07-05 05:05:10 +0000 | [diff] [blame] | 302 | } |
| 303 | #endif |
| 304 | |
Valentin Longchamp | 6633fed | 2012-07-05 05:05:05 +0000 | [diff] [blame] | 305 | #if defined(CONFIG_KM_FPGA_CONFIG) |
| 306 | wait_for_fpga_config(); |
| 307 | fpga_reset(); |
| 308 | toggle_eeprom_spi_bus(); |
| 309 | #endif |
Heiko Schocher | cfc5804 | 2010-04-26 13:07:28 +0200 | [diff] [blame] | 310 | return 0; |
| 311 | } |
| 312 | |
Valentin Longchamp | 96957ef | 2012-06-13 03:01:03 +0000 | [diff] [blame] | 313 | int board_spi_claim_bus(struct spi_slave *slave) |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 314 | { |
Valentin Longchamp | 96957ef | 2012-06-13 03:01:03 +0000 | [diff] [blame] | 315 | kw_gpio_set_value(KM_FLASH_GPIO_PIN, 0); |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 316 | |
| 317 | return 0; |
| 318 | } |
| 319 | |
Valentin Longchamp | 96957ef | 2012-06-13 03:01:03 +0000 | [diff] [blame] | 320 | void board_spi_release_bus(struct spi_slave *slave) |
| 321 | { |
| 322 | kw_gpio_set_value(KM_FLASH_GPIO_PIN, 1); |
| 323 | } |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 324 | |
Holger Brunck | c9caa7f | 2012-07-05 05:05:04 +0000 | [diff] [blame] | 325 | #if (defined(CONFIG_KM_PIGGY4_88E6061)) |
Valentin Longchamp | 3f29cbb | 2011-06-16 18:11:15 +0530 | [diff] [blame] | 326 | |
Valentin Longchamp | a7ef9af | 2012-07-05 05:05:07 +0000 | [diff] [blame] | 327 | #define PHY_LED_SEL_REG 0x18 |
| 328 | #define PHY_LED0_LINK (0x5) |
| 329 | #define PHY_LED1_ACT (0x8<<4) |
| 330 | #define PHY_LED2_INT (0xe<<8) |
| 331 | #define PHY_SPEC_CTRL_REG 0x1c |
Valentin Longchamp | 3f29cbb | 2011-06-16 18:11:15 +0530 | [diff] [blame] | 332 | #define PHY_RGMII_CLK_STABLE (0x1<<10) |
Valentin Longchamp | a7ef9af | 2012-07-05 05:05:07 +0000 | [diff] [blame] | 333 | #define PHY_CLSA (0x1<<1) |
Valentin Longchamp | 3f29cbb | 2011-06-16 18:11:15 +0530 | [diff] [blame] | 334 | |
| 335 | /* Configure and enable MV88E3018 PHY */ |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 336 | void reset_phy(void) |
| 337 | { |
| 338 | char *name = "egiga0"; |
Valentin Longchamp | 3f29cbb | 2011-06-16 18:11:15 +0530 | [diff] [blame] | 339 | unsigned short reg; |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 340 | |
| 341 | if (miiphy_set_current_dev(name)) |
| 342 | return; |
| 343 | |
Valentin Longchamp | 3f29cbb | 2011-06-16 18:11:15 +0530 | [diff] [blame] | 344 | /* RGMII clk transition on data stable */ |
Holger Brunck | 7fef655 | 2014-01-27 16:58:26 +0100 | [diff] [blame] | 345 | if (miiphy_read(name, CONFIG_PHY_BASE_ADR, PHY_SPEC_CTRL_REG, ®)) |
Valentin Longchamp | 3f29cbb | 2011-06-16 18:11:15 +0530 | [diff] [blame] | 346 | printf("Error reading PHY spec ctrl reg\n"); |
Holger Brunck | 7fef655 | 2014-01-27 16:58:26 +0100 | [diff] [blame] | 347 | if (miiphy_write(name, CONFIG_PHY_BASE_ADR, PHY_SPEC_CTRL_REG, |
| 348 | reg | PHY_RGMII_CLK_STABLE | PHY_CLSA)) |
Valentin Longchamp | 3f29cbb | 2011-06-16 18:11:15 +0530 | [diff] [blame] | 349 | printf("Error writing PHY spec ctrl reg\n"); |
| 350 | |
| 351 | /* leds setup */ |
Holger Brunck | 7fef655 | 2014-01-27 16:58:26 +0100 | [diff] [blame] | 352 | if (miiphy_write(name, CONFIG_PHY_BASE_ADR, PHY_LED_SEL_REG, |
| 353 | PHY_LED0_LINK | PHY_LED1_ACT | PHY_LED2_INT)) |
Valentin Longchamp | 3f29cbb | 2011-06-16 18:11:15 +0530 | [diff] [blame] | 354 | printf("Error writing PHY LED reg\n"); |
| 355 | |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 356 | /* reset the phy */ |
| 357 | miiphy_reset(name, CONFIG_PHY_BASE_ADR); |
| 358 | } |
Valentin Longchamp | 310164a | 2012-08-16 23:35:03 +0000 | [diff] [blame] | 359 | #elif defined(CONFIG_KM_PIGGY4_88E6352) |
| 360 | |
| 361 | #include <mv88e6352.h> |
| 362 | |
| 363 | #if defined(CONFIG_KM_NUSA) |
| 364 | struct mv88e_sw_reg extsw_conf[] = { |
| 365 | /* |
Wolfgang Denk | bd8ec7e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 366 | * port 0, PIGGY4, autoneg |
Valentin Longchamp | 310164a | 2012-08-16 23:35:03 +0000 | [diff] [blame] | 367 | * first the fix for the 1000Mbits Autoneg, this is from |
| 368 | * a Marvell errata, the regs are undocumented |
| 369 | */ |
| 370 | { PHY(0), PHY_PAGE, AN1000FIX_PAGE }, |
| 371 | { PHY(0), PHY_STATUS, AN1000FIX }, |
| 372 | { PHY(0), PHY_PAGE, 0 }, |
| 373 | /* now the real port and phy configuration */ |
| 374 | { PORT(0), PORT_PHY, NO_SPEED_FOR }, |
| 375 | { PORT(0), PORT_CTRL, FORWARDING | EGRS_FLD_ALL }, |
| 376 | { PHY(0), PHY_1000_CTRL, NO_ADV }, |
| 377 | { PHY(0), PHY_SPEC_CTRL, AUTO_MDIX_EN }, |
| 378 | { PHY(0), PHY_CTRL, PHY_100_MBPS | AUTONEG_EN | AUTONEG_RST | |
| 379 | FULL_DUPLEX }, |
| 380 | /* port 1, unused */ |
| 381 | { PORT(1), PORT_CTRL, PORT_DIS }, |
| 382 | { PHY(1), PHY_CTRL, PHY_PWR_DOWN }, |
| 383 | { PHY(1), PHY_SPEC_CTRL, SPEC_PWR_DOWN }, |
| 384 | /* port 2, unused */ |
| 385 | { PORT(2), PORT_CTRL, PORT_DIS }, |
| 386 | { PHY(2), PHY_CTRL, PHY_PWR_DOWN }, |
| 387 | { PHY(2), PHY_SPEC_CTRL, SPEC_PWR_DOWN }, |
| 388 | /* port 3, unused */ |
| 389 | { PORT(3), PORT_CTRL, PORT_DIS }, |
| 390 | { PHY(3), PHY_CTRL, PHY_PWR_DOWN }, |
| 391 | { PHY(3), PHY_SPEC_CTRL, SPEC_PWR_DOWN }, |
| 392 | /* port 4, ICNEV, SerDes, SGMII */ |
| 393 | { PORT(4), PORT_STATUS, NO_PHY_DETECT }, |
| 394 | { PORT(4), PORT_PHY, SPEED_1000_FOR }, |
| 395 | { PORT(4), PORT_CTRL, FORWARDING | EGRS_FLD_ALL }, |
| 396 | { PHY(4), PHY_CTRL, PHY_PWR_DOWN }, |
| 397 | { PHY(4), PHY_SPEC_CTRL, SPEC_PWR_DOWN }, |
| 398 | /* port 5, CPU_RGMII */ |
| 399 | { PORT(5), PORT_PHY, RX_RGMII_TIM | TX_RGMII_TIM | FLOW_CTRL_EN | |
| 400 | FLOW_CTRL_FOR | LINK_VAL | LINK_FOR | FULL_DPX | |
| 401 | FULL_DPX_FOR | SPEED_1000_FOR }, |
| 402 | { PORT(5), PORT_CTRL, FORWARDING | EGRS_FLD_ALL }, |
| 403 | /* port 6, unused, this port has no phy */ |
| 404 | { PORT(6), PORT_CTRL, PORT_DIS }, |
| 405 | }; |
| 406 | #else |
| 407 | struct mv88e_sw_reg extsw_conf[] = {}; |
| 408 | #endif |
| 409 | |
| 410 | void reset_phy(void) |
| 411 | { |
| 412 | #if defined(CONFIG_KM_MVEXTSW_ADDR) |
| 413 | char *name = "egiga0"; |
| 414 | |
| 415 | if (miiphy_set_current_dev(name)) |
| 416 | return; |
| 417 | |
| 418 | mv88e_sw_program(name, CONFIG_KM_MVEXTSW_ADDR, extsw_conf, |
| 419 | ARRAY_SIZE(extsw_conf)); |
| 420 | mv88e_sw_reset(name, CONFIG_KM_MVEXTSW_ADDR); |
| 421 | #endif |
| 422 | } |
| 423 | |
Valentin Longchamp | 3f29cbb | 2011-06-16 18:11:15 +0530 | [diff] [blame] | 424 | #else |
| 425 | /* Configure and enable MV88E1118 PHY on the piggy*/ |
| 426 | void reset_phy(void) |
| 427 | { |
Tobias Müller | b0cab2d | 2015-11-13 15:01:15 +0100 | [diff] [blame] | 428 | unsigned int oui; |
| 429 | unsigned char model, rev; |
| 430 | |
Valentin Longchamp | 3f29cbb | 2011-06-16 18:11:15 +0530 | [diff] [blame] | 431 | char *name = "egiga0"; |
| 432 | |
| 433 | if (miiphy_set_current_dev(name)) |
| 434 | return; |
| 435 | |
| 436 | /* reset the phy */ |
| 437 | miiphy_reset(name, CONFIG_PHY_BASE_ADR); |
Tobias Müller | b0cab2d | 2015-11-13 15:01:15 +0100 | [diff] [blame] | 438 | |
| 439 | /* get PHY model */ |
| 440 | if (miiphy_info(name, CONFIG_PHY_BASE_ADR, &oui, &model, &rev)) |
| 441 | return; |
| 442 | |
| 443 | /* check for Marvell 88E1118R Gigabit PHY (PIGGY3) */ |
| 444 | if ((oui == PHY_MARVELL_OUI) && |
| 445 | (model == PHY_MARVELL_88E1118R_MODEL)) { |
| 446 | /* set page register to 3 */ |
| 447 | if (miiphy_write(name, CONFIG_PHY_BASE_ADR, |
| 448 | PHY_MARVELL_PAGE_REG, |
| 449 | PHY_MARVELL_88E1118R_LED_CTRL_PAGE)) |
| 450 | printf("Error writing PHY page reg\n"); |
| 451 | |
| 452 | /* |
| 453 | * leds setup as printed on PCB: |
| 454 | * LED2 (Link): 0x0 (On Link, Off No Link) |
| 455 | * LED1 (Activity): 0x3 (On Activity, Off No Activity) |
| 456 | * LED0 (Speed): 0x7 (On 1000 MBits, Off Else) |
| 457 | */ |
| 458 | if (miiphy_write(name, CONFIG_PHY_BASE_ADR, |
| 459 | PHY_MARVELL_88E1118R_LED_CTRL_REG, |
| 460 | PHY_MARVELL_88E1118R_LED_CTRL_RESERVED | |
| 461 | PHY_MARVELL_88E1118R_LED_CTRL_LED0_1000MB | |
| 462 | PHY_MARVELL_88E1118R_LED_CTRL_LED1_ACT | |
| 463 | PHY_MARVELL_88E1118R_LED_CTRL_LED2_LINK)) |
| 464 | printf("Error writing PHY LED reg\n"); |
| 465 | |
| 466 | /* set page register back to 0 */ |
| 467 | if (miiphy_write(name, CONFIG_PHY_BASE_ADR, |
| 468 | PHY_MARVELL_PAGE_REG, |
| 469 | PHY_MARVELL_DEFAULT_PAGE)) |
| 470 | printf("Error writing PHY page reg\n"); |
| 471 | } |
Valentin Longchamp | 3f29cbb | 2011-06-16 18:11:15 +0530 | [diff] [blame] | 472 | } |
| 473 | #endif |
| 474 | |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 475 | |
| 476 | #if defined(CONFIG_HUSH_INIT_VAR) |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 477 | int hush_init_var(void) |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 478 | { |
Valentin Longchamp | aea4bb5 | 2015-02-10 17:10:14 +0100 | [diff] [blame] | 479 | ivm_analyze_eeprom(ivm_content, CONFIG_SYS_IVM_EEPROM_MAX_LEN); |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 480 | return 0; |
| 481 | } |
| 482 | #endif |
| 483 | |
Heiko Schocher | 479a4cf | 2013-01-29 08:53:15 +0100 | [diff] [blame] | 484 | #if defined(CONFIG_SYS_I2C_SOFT) |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 485 | void set_sda(int state) |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 486 | { |
| 487 | I2C_ACTIVE; |
| 488 | I2C_SDA(state); |
| 489 | } |
| 490 | |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 491 | void set_scl(int state) |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 492 | { |
| 493 | I2C_SCL(state); |
| 494 | } |
| 495 | |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 496 | int get_sda(void) |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 497 | { |
| 498 | I2C_TRISTATE; |
| 499 | return I2C_READ; |
| 500 | } |
| 501 | |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 502 | int get_scl(void) |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 503 | { |
Heiko Schocher | 9878f99 | 2011-02-22 09:13:00 +0100 | [diff] [blame] | 504 | return kw_gpio_get_value(KM_KIRKWOOD_SCL_PIN) ? 1 : 0; |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 505 | } |
| 506 | #endif |
| 507 | |
Valentin Longchamp | 24ec993 | 2011-09-12 04:18:42 +0000 | [diff] [blame] | 508 | #if defined(CONFIG_POST) |
| 509 | |
| 510 | #define KM_POST_EN_L 44 |
| 511 | #define POST_WORD_OFF 8 |
| 512 | |
| 513 | int post_hotkeys_pressed(void) |
| 514 | { |
Holger Brunck | f065ce0 | 2012-07-05 05:05:02 +0000 | [diff] [blame] | 515 | #if defined(CONFIG_KM_COGE5UN) |
| 516 | return kw_gpio_get_value(KM_POST_EN_L); |
| 517 | #else |
Valentin Longchamp | 24ec993 | 2011-09-12 04:18:42 +0000 | [diff] [blame] | 518 | return !kw_gpio_get_value(KM_POST_EN_L); |
Holger Brunck | f065ce0 | 2012-07-05 05:05:02 +0000 | [diff] [blame] | 519 | #endif |
Valentin Longchamp | 24ec993 | 2011-09-12 04:18:42 +0000 | [diff] [blame] | 520 | } |
| 521 | |
| 522 | ulong post_word_load(void) |
| 523 | { |
Holger Brunck | 763c2dc | 2011-12-14 05:31:20 +0000 | [diff] [blame] | 524 | void* addr = (void *) (gd->ram_size - BOOTCOUNT_ADDR + POST_WORD_OFF); |
Valentin Longchamp | 24ec993 | 2011-09-12 04:18:42 +0000 | [diff] [blame] | 525 | return in_le32(addr); |
| 526 | |
| 527 | } |
| 528 | void post_word_store(ulong value) |
| 529 | { |
Holger Brunck | 763c2dc | 2011-12-14 05:31:20 +0000 | [diff] [blame] | 530 | void* addr = (void *) (gd->ram_size - BOOTCOUNT_ADDR + POST_WORD_OFF); |
Valentin Longchamp | 24ec993 | 2011-09-12 04:18:42 +0000 | [diff] [blame] | 531 | out_le32(addr, value); |
| 532 | } |
| 533 | |
| 534 | int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset) |
| 535 | { |
| 536 | *vstart = CONFIG_SYS_SDRAM_BASE; |
| 537 | |
| 538 | /* we go up to relocation plus a 1 MB margin */ |
| 539 | *size = CONFIG_SYS_TEXT_BASE - (1<<20); |
| 540 | |
| 541 | return 0; |
| 542 | } |
| 543 | #endif |
| 544 | |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 545 | #if defined(CONFIG_SYS_EEPROM_WREN) |
Heiko Schocher | 8ce3dd5 | 2011-03-15 16:52:29 +0100 | [diff] [blame] | 546 | int eeprom_write_enable(unsigned dev_addr, int state) |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 547 | { |
Heiko Schocher | 9878f99 | 2011-02-22 09:13:00 +0100 | [diff] [blame] | 548 | kw_gpio_set_value(KM_KIRKWOOD_ENV_WP, !state); |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 549 | |
Heiko Schocher | 9878f99 | 2011-02-22 09:13:00 +0100 | [diff] [blame] | 550 | return !kw_gpio_get_value(KM_KIRKWOOD_ENV_WP); |
Heiko Schocher | 6030119 | 2010-02-22 16:43:02 +0530 | [diff] [blame] | 551 | } |
| 552 | #endif |