blob: 5f32e70f10afe551a3b9cf0565b223bbd183b941 [file] [log] [blame]
Heiko Schocher60301192010-02-22 16:43:02 +05301/*
2 * (C) Copyright 2009
3 * Marvell Semiconductor <www.marvell.com>
4 * Prafulla Wadaskar <prafulla@marvell.com>
5 *
6 * (C) Copyright 2009
7 * Stefan Roese, DENX Software Engineering, sr@denx.de.
8 *
9 * (C) Copyright 2010
10 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
11 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020012 * SPDX-License-Identifier: GPL-2.0+
Heiko Schocher60301192010-02-22 16:43:02 +053013 */
14
15#include <common.h>
16#include <i2c.h>
17#include <nand.h>
18#include <netdev.h>
19#include <miiphy.h>
Valentin Longchamp96957ef2012-06-13 03:01:03 +000020#include <spi.h>
Heiko Schocher60301192010-02-22 16:43:02 +053021#include <asm/io.h>
Lei Wen298ae912011-10-18 20:11:42 +053022#include <asm/arch/cpu.h>
Heiko Schocher60301192010-02-22 16:43:02 +053023#include <asm/arch/kirkwood.h>
24#include <asm/arch/mpp.h>
25
26#include "../common/common.h"
27
28DECLARE_GLOBAL_DATA_PTR;
29
Holger Brunck4de3cdd2011-05-31 02:12:52 +000030/*
31 * BOCO FPGA definitions
32 */
33#define BOCO 0x10
34#define REG_CTRL_H 0x02
35#define MASK_WRL_UNITRUN 0x01
36#define MASK_RBX_PGY_PRESENT 0x40
37#define REG_IRQ_CIRQ2 0x2d
38#define MASK_RBI_DEFECT_16 0x01
39
Heiko Schocher60301192010-02-22 16:43:02 +053040/* Multi-Purpose Pins Functionality configuration */
Albert ARIBAUD4d424312012-11-26 11:27:36 +000041static const u32 kwmpp_config[] = {
Heiko Schocher60301192010-02-22 16:43:02 +053042 MPP0_NF_IO2,
43 MPP1_NF_IO3,
44 MPP2_NF_IO4,
45 MPP3_NF_IO5,
46 MPP4_NF_IO6,
47 MPP5_NF_IO7,
48 MPP6_SYSRST_OUTn,
49 MPP7_PEX_RST_OUTn,
Heiko Schocher479a4cf2013-01-29 08:53:15 +010050#if defined(CONFIG_SYS_I2C_SOFT)
Heiko Schocher60301192010-02-22 16:43:02 +053051 MPP8_GPIO, /* SDA */
52 MPP9_GPIO, /* SCL */
53#endif
54#if defined(CONFIG_HARD_I2C)
55 MPP8_TW_SDA,
56 MPP9_TW_SCK,
57#endif
58 MPP10_UART0_TXD,
59 MPP11_UART0_RXD,
60 MPP12_GPO, /* Reserved */
61 MPP13_UART1_TXD,
62 MPP14_UART1_RXD,
63 MPP15_GPIO, /* Not used */
64 MPP16_GPIO, /* Not used */
65 MPP17_GPIO, /* Reserved */
66 MPP18_NF_IO0,
67 MPP19_NF_IO1,
68 MPP20_GPIO,
69 MPP21_GPIO,
70 MPP22_GPIO,
71 MPP23_GPIO,
72 MPP24_GPIO,
73 MPP25_GPIO,
74 MPP26_GPIO,
75 MPP27_GPIO,
76 MPP28_GPIO,
77 MPP29_GPIO,
78 MPP30_GPIO,
79 MPP31_GPIO,
80 MPP32_GPIO,
81 MPP33_GPIO,
82 MPP34_GPIO, /* CDL1 (input) */
83 MPP35_GPIO, /* CDL2 (input) */
84 MPP36_GPIO, /* MAIN_IRQ (input) */
85 MPP37_GPIO, /* BOARD_LED */
86 MPP38_GPIO, /* Piggy3 LED[1] */
87 MPP39_GPIO, /* Piggy3 LED[2] */
88 MPP40_GPIO, /* Piggy3 LED[3] */
89 MPP41_GPIO, /* Piggy3 LED[4] */
90 MPP42_GPIO, /* Piggy3 LED[5] */
91 MPP43_GPIO, /* Piggy3 LED[6] */
Heiko Schocher9878f992011-02-22 09:13:00 +010092 MPP44_GPIO, /* Piggy3 LED[7], BIST_EN_L */
Heiko Schocher60301192010-02-22 16:43:02 +053093 MPP45_GPIO, /* Piggy3 LED[8] */
94 MPP46_GPIO, /* Reserved */
95 MPP47_GPIO, /* Reserved */
96 MPP48_GPIO, /* Reserved */
97 MPP49_GPIO, /* SW_INTOUTn */
98 0
99};
100
Holger Brunckd896d0d2012-07-05 05:05:03 +0000101#if defined(CONFIG_KM_MGCOGE3UN)
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000102/*
103 * Wait for startup OK from mgcoge3ne
104 */
Holger Brunck09346ff2014-01-27 16:58:23 +0100105static int startup_allowed(void)
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000106{
107 unsigned char buf;
108
109 /*
110 * Read CIRQ16 bit (bit 0)
111 */
112 if (i2c_read(BOCO, REG_IRQ_CIRQ2, 1, &buf, 1) != 0)
113 printf("%s: Error reading Boco\n", __func__);
114 else
115 if ((buf & MASK_RBI_DEFECT_16) == MASK_RBI_DEFECT_16)
116 return 1;
117 return 0;
118}
Valentin Longchamp2ec63ad2011-06-16 18:11:15 +0530119#endif
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000120
Holger Brunckd896d0d2012-07-05 05:05:03 +0000121#if (defined(CONFIG_KM_PIGGY4_88E6061)|defined(CONFIG_KM_PIGGY4_88E6352))
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000122/*
Holger Brunck2ef42952012-07-05 05:37:46 +0000123 * All boards with PIGGY4 connected via a simple switch have ethernet always
124 * present.
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000125 */
126int ethernet_present(void)
127{
128 return 1;
129}
130#else
Heiko Schocher60301192010-02-22 16:43:02 +0530131int ethernet_present(void)
132{
133 uchar buf;
134 int ret = 0;
135
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000136 if (i2c_read(BOCO, REG_CTRL_H, 1, &buf, 1) != 0) {
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100137 printf("%s: Error reading Boco\n", __func__);
Heiko Schocher60301192010-02-22 16:43:02 +0530138 return -1;
139 }
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000140 if ((buf & MASK_RBX_PGY_PRESENT) == MASK_RBX_PGY_PRESENT)
Heiko Schocher60301192010-02-22 16:43:02 +0530141 ret = 1;
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100142
Heiko Schocher60301192010-02-22 16:43:02 +0530143 return ret;
144}
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000145#endif
Heiko Schocher60301192010-02-22 16:43:02 +0530146
Holger Brunck03ab2862013-05-06 15:04:51 +0200147static int initialize_unit_leds(void)
Heiko Schochere4533af2011-03-08 10:53:51 +0100148{
149 /*
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000150 * Init the unit LEDs per default they all are
Heiko Schochere4533af2011-03-08 10:53:51 +0100151 * ok apart from bootstat
Heiko Schochere4533af2011-03-08 10:53:51 +0100152 */
Heiko Schochere4533af2011-03-08 10:53:51 +0100153 uchar buf;
154
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000155 if (i2c_read(BOCO, REG_CTRL_H, 1, &buf, 1) != 0) {
Heiko Schochere4533af2011-03-08 10:53:51 +0100156 printf("%s: Error reading Boco\n", __func__);
157 return -1;
158 }
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000159 buf |= MASK_WRL_UNITRUN;
160 if (i2c_write(BOCO, REG_CTRL_H, 1, &buf, 1) != 0) {
Heiko Schochere4533af2011-03-08 10:53:51 +0100161 printf("%s: Error writing Boco\n", __func__);
162 return -1;
163 }
164 return 0;
165}
166
Holger Brunck03ab2862013-05-06 15:04:51 +0200167static void set_bootcount_addr(void)
Valentin Longchamp184907a2011-05-31 02:12:47 +0000168{
169 uchar buf[32];
170 unsigned int bootcountaddr;
171 bootcountaddr = gd->ram_size - BOOTCOUNT_ADDR;
172 sprintf((char *)buf, "0x%x", bootcountaddr);
173 setenv("bootcountaddr", (char *)buf);
174}
Valentin Longchamp184907a2011-05-31 02:12:47 +0000175
Heiko Schocher60301192010-02-22 16:43:02 +0530176int misc_init_r(void)
177{
Holger Brunckd896d0d2012-07-05 05:05:03 +0000178#if defined(CONFIG_KM_MGCOGE3UN)
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000179 char *wait_for_ne;
180 wait_for_ne = getenv("waitforne");
181 if (wait_for_ne != NULL) {
182 if (strcmp(wait_for_ne, "true") == 0) {
183 int cnt = 0;
Holger Brunck42874a72011-09-27 02:54:31 +0000184 int abort = 0;
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000185 puts("NE go: ");
186 while (startup_allowed() == 0) {
Holger Brunck42874a72011-09-27 02:54:31 +0000187 if (tstc()) {
188 (void) getc(); /* consume input */
189 abort = 1;
190 break;
191 }
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000192 udelay(200000);
193 cnt++;
194 if (cnt == 5)
195 puts("wait\b\b\b\b");
196 if (cnt == 10) {
197 cnt = 0;
198 puts(" \b\b\b\b");
199 }
200 }
Holger Brunck42874a72011-09-27 02:54:31 +0000201 if (abort == 1)
202 printf("\nAbort waiting for ne\n");
203 else
204 puts("OK\n");
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000205 }
206 }
207#endif
Heiko Schochere4533af2011-03-08 10:53:51 +0100208
209 initialize_unit_leds();
Valentin Longchamp184907a2011-05-31 02:12:47 +0000210 set_km_env();
Valentin Longchamp184907a2011-05-31 02:12:47 +0000211 set_bootcount_addr();
Heiko Schocher60301192010-02-22 16:43:02 +0530212 return 0;
213}
214
Heiko Schocher3ebd02b2010-10-20 19:33:26 +0530215int board_early_init_f(void)
Heiko Schocher60301192010-02-22 16:43:02 +0530216{
Heiko Schocher479a4cf2013-01-29 08:53:15 +0100217#if defined(CONFIG_SYS_I2C_SOFT)
Heiko Schocher60301192010-02-22 16:43:02 +0530218 u32 tmp;
219
Holger Brunck7d25a1a2012-07-05 05:05:11 +0000220 /* set the 2 bitbang i2c pins as output gpios */
221 tmp = readl(KW_GPIO0_BASE + 4);
222 writel(tmp & (~KM_KIRKWOOD_SOFT_I2C_GPIOS) , KW_GPIO0_BASE + 4);
223#endif
Holger Brunckb59a9552012-07-25 06:26:03 +0000224 /* adjust SDRAM size for bank 0 */
225 kw_sdram_size_adjust(0);
Valentin Longchamp7d0d5022012-06-01 01:31:00 +0000226 kirkwood_mpp_conf(kwmpp_config, NULL);
Holger Brunck7d25a1a2012-07-05 05:05:11 +0000227 return 0;
228}
Heiko Schocher60301192010-02-22 16:43:02 +0530229
Holger Brunck7d25a1a2012-07-05 05:05:11 +0000230int board_init(void)
231{
Holger Brunck7d25a1a2012-07-05 05:05:11 +0000232 /* address of boot parameters */
233 gd->bd->bi_boot_params = kw_sdram_bar(0) + 0x100;
234
235 /*
236 * The KM_FLASH_GPIO_PIN switches between using a
Heiko Schocher60301192010-02-22 16:43:02 +0530237 * NAND or a SPI FLASH. Set this pin on start
238 * to NAND mode.
239 */
Holger Brunck7d25a1a2012-07-05 05:05:11 +0000240 kw_gpio_set_valid(KM_FLASH_GPIO_PIN, 1);
241 kw_gpio_direction_output(KM_FLASH_GPIO_PIN, 1);
Heiko Schocher60301192010-02-22 16:43:02 +0530242
Heiko Schocher479a4cf2013-01-29 08:53:15 +0100243#if defined(CONFIG_SYS_I2C_SOFT)
Holger Brunck7d25a1a2012-07-05 05:05:11 +0000244 /*
245 * Reinit the GPIO for I2C Bitbang driver so that the now
246 * available gpio framework is consistent. The calls to
247 * direction output in are not necessary, they are already done in
248 * board_early_init_f
249 */
Heiko Schocher9878f992011-02-22 09:13:00 +0100250 kw_gpio_set_valid(KM_KIRKWOOD_SDA_PIN, 1);
251 kw_gpio_set_valid(KM_KIRKWOOD_SCL_PIN, 1);
Heiko Schocher60301192010-02-22 16:43:02 +0530252#endif
Holger Brunck7d25a1a2012-07-05 05:05:11 +0000253
Heiko Schocher60301192010-02-22 16:43:02 +0530254#if defined(CONFIG_SYS_EEPROM_WREN)
Heiko Schocher9878f992011-02-22 09:13:00 +0100255 kw_gpio_set_valid(KM_KIRKWOOD_ENV_WP, 38);
256 kw_gpio_direction_output(KM_KIRKWOOD_ENV_WP, 1);
Heiko Schocher60301192010-02-22 16:43:02 +0530257#endif
Heiko Schocher3ebd02b2010-10-20 19:33:26 +0530258
Valentin Longchamp6633fed2012-07-05 05:05:05 +0000259#if defined(CONFIG_KM_FPGA_CONFIG)
260 trigger_fpga_config();
261#endif
262
263 return 0;
264}
265
266int board_late_init(void)
267{
Thomas Herzmann3ed53142012-07-05 05:05:10 +0000268#if defined(CONFIG_KMCOGE5UN)
269/* I/O pin to erase flash RGPP09 = MPP43 */
270#define KM_FLASH_ERASE_ENABLE 43
271 u8 dip_switch = kw_gpio_get_value(KM_FLASH_ERASE_ENABLE);
272
273 /* if pin 1 do full erase */
274 if (dip_switch != 0) {
275 /* start bootloader */
276 puts("DIP: Enabled\n");
277 setenv("actual_bank", "0");
278 }
279#endif
280
Valentin Longchamp6633fed2012-07-05 05:05:05 +0000281#if defined(CONFIG_KM_FPGA_CONFIG)
282 wait_for_fpga_config();
283 fpga_reset();
284 toggle_eeprom_spi_bus();
285#endif
Heiko Schochercfc58042010-04-26 13:07:28 +0200286 return 0;
287}
288
Valentin Longchamp96957ef2012-06-13 03:01:03 +0000289int board_spi_claim_bus(struct spi_slave *slave)
Heiko Schocher60301192010-02-22 16:43:02 +0530290{
Valentin Longchamp96957ef2012-06-13 03:01:03 +0000291 kw_gpio_set_value(KM_FLASH_GPIO_PIN, 0);
Heiko Schocher60301192010-02-22 16:43:02 +0530292
293 return 0;
294}
295
Valentin Longchamp96957ef2012-06-13 03:01:03 +0000296void board_spi_release_bus(struct spi_slave *slave)
297{
298 kw_gpio_set_value(KM_FLASH_GPIO_PIN, 1);
299}
Heiko Schocher60301192010-02-22 16:43:02 +0530300
Holger Brunckc9caa7f2012-07-05 05:05:04 +0000301#if (defined(CONFIG_KM_PIGGY4_88E6061))
Valentin Longchamp3f29cbb2011-06-16 18:11:15 +0530302
Valentin Longchampa7ef9af2012-07-05 05:05:07 +0000303#define PHY_LED_SEL_REG 0x18
304#define PHY_LED0_LINK (0x5)
305#define PHY_LED1_ACT (0x8<<4)
306#define PHY_LED2_INT (0xe<<8)
307#define PHY_SPEC_CTRL_REG 0x1c
Valentin Longchamp3f29cbb2011-06-16 18:11:15 +0530308#define PHY_RGMII_CLK_STABLE (0x1<<10)
Valentin Longchampa7ef9af2012-07-05 05:05:07 +0000309#define PHY_CLSA (0x1<<1)
Valentin Longchamp3f29cbb2011-06-16 18:11:15 +0530310
311/* Configure and enable MV88E3018 PHY */
Heiko Schocher60301192010-02-22 16:43:02 +0530312void reset_phy(void)
313{
314 char *name = "egiga0";
Valentin Longchamp3f29cbb2011-06-16 18:11:15 +0530315 unsigned short reg;
Heiko Schocher60301192010-02-22 16:43:02 +0530316
317 if (miiphy_set_current_dev(name))
318 return;
319
Valentin Longchamp3f29cbb2011-06-16 18:11:15 +0530320 /* RGMII clk transition on data stable */
Holger Brunck7fef6552014-01-27 16:58:26 +0100321 if (miiphy_read(name, CONFIG_PHY_BASE_ADR, PHY_SPEC_CTRL_REG, &reg))
Valentin Longchamp3f29cbb2011-06-16 18:11:15 +0530322 printf("Error reading PHY spec ctrl reg\n");
Holger Brunck7fef6552014-01-27 16:58:26 +0100323 if (miiphy_write(name, CONFIG_PHY_BASE_ADR, PHY_SPEC_CTRL_REG,
324 reg | PHY_RGMII_CLK_STABLE | PHY_CLSA))
Valentin Longchamp3f29cbb2011-06-16 18:11:15 +0530325 printf("Error writing PHY spec ctrl reg\n");
326
327 /* leds setup */
Holger Brunck7fef6552014-01-27 16:58:26 +0100328 if (miiphy_write(name, CONFIG_PHY_BASE_ADR, PHY_LED_SEL_REG,
329 PHY_LED0_LINK | PHY_LED1_ACT | PHY_LED2_INT))
Valentin Longchamp3f29cbb2011-06-16 18:11:15 +0530330 printf("Error writing PHY LED reg\n");
331
Heiko Schocher60301192010-02-22 16:43:02 +0530332 /* reset the phy */
333 miiphy_reset(name, CONFIG_PHY_BASE_ADR);
334}
Valentin Longchamp310164a2012-08-16 23:35:03 +0000335#elif defined(CONFIG_KM_PIGGY4_88E6352)
336
337#include <mv88e6352.h>
338
339#if defined(CONFIG_KM_NUSA)
340struct mv88e_sw_reg extsw_conf[] = {
341 /*
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +0200342 * port 0, PIGGY4, autoneg
Valentin Longchamp310164a2012-08-16 23:35:03 +0000343 * first the fix for the 1000Mbits Autoneg, this is from
344 * a Marvell errata, the regs are undocumented
345 */
346 { PHY(0), PHY_PAGE, AN1000FIX_PAGE },
347 { PHY(0), PHY_STATUS, AN1000FIX },
348 { PHY(0), PHY_PAGE, 0 },
349 /* now the real port and phy configuration */
350 { PORT(0), PORT_PHY, NO_SPEED_FOR },
351 { PORT(0), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
352 { PHY(0), PHY_1000_CTRL, NO_ADV },
353 { PHY(0), PHY_SPEC_CTRL, AUTO_MDIX_EN },
354 { PHY(0), PHY_CTRL, PHY_100_MBPS | AUTONEG_EN | AUTONEG_RST |
355 FULL_DUPLEX },
356 /* port 1, unused */
357 { PORT(1), PORT_CTRL, PORT_DIS },
358 { PHY(1), PHY_CTRL, PHY_PWR_DOWN },
359 { PHY(1), PHY_SPEC_CTRL, SPEC_PWR_DOWN },
360 /* port 2, unused */
361 { PORT(2), PORT_CTRL, PORT_DIS },
362 { PHY(2), PHY_CTRL, PHY_PWR_DOWN },
363 { PHY(2), PHY_SPEC_CTRL, SPEC_PWR_DOWN },
364 /* port 3, unused */
365 { PORT(3), PORT_CTRL, PORT_DIS },
366 { PHY(3), PHY_CTRL, PHY_PWR_DOWN },
367 { PHY(3), PHY_SPEC_CTRL, SPEC_PWR_DOWN },
368 /* port 4, ICNEV, SerDes, SGMII */
369 { PORT(4), PORT_STATUS, NO_PHY_DETECT },
370 { PORT(4), PORT_PHY, SPEED_1000_FOR },
371 { PORT(4), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
372 { PHY(4), PHY_CTRL, PHY_PWR_DOWN },
373 { PHY(4), PHY_SPEC_CTRL, SPEC_PWR_DOWN },
374 /* port 5, CPU_RGMII */
375 { PORT(5), PORT_PHY, RX_RGMII_TIM | TX_RGMII_TIM | FLOW_CTRL_EN |
376 FLOW_CTRL_FOR | LINK_VAL | LINK_FOR | FULL_DPX |
377 FULL_DPX_FOR | SPEED_1000_FOR },
378 { PORT(5), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
379 /* port 6, unused, this port has no phy */
380 { PORT(6), PORT_CTRL, PORT_DIS },
381};
382#else
383struct mv88e_sw_reg extsw_conf[] = {};
384#endif
385
386void reset_phy(void)
387{
388#if defined(CONFIG_KM_MVEXTSW_ADDR)
389 char *name = "egiga0";
390
391 if (miiphy_set_current_dev(name))
392 return;
393
394 mv88e_sw_program(name, CONFIG_KM_MVEXTSW_ADDR, extsw_conf,
395 ARRAY_SIZE(extsw_conf));
396 mv88e_sw_reset(name, CONFIG_KM_MVEXTSW_ADDR);
397#endif
398}
399
Valentin Longchamp3f29cbb2011-06-16 18:11:15 +0530400#else
401/* Configure and enable MV88E1118 PHY on the piggy*/
402void reset_phy(void)
403{
404 char *name = "egiga0";
405
406 if (miiphy_set_current_dev(name))
407 return;
408
409 /* reset the phy */
410 miiphy_reset(name, CONFIG_PHY_BASE_ADR);
411}
412#endif
413
Heiko Schocher60301192010-02-22 16:43:02 +0530414
415#if defined(CONFIG_HUSH_INIT_VAR)
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100416int hush_init_var(void)
Heiko Schocher60301192010-02-22 16:43:02 +0530417{
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100418 ivm_read_eeprom();
Heiko Schocher60301192010-02-22 16:43:02 +0530419 return 0;
420}
421#endif
422
Heiko Schocher479a4cf2013-01-29 08:53:15 +0100423#if defined(CONFIG_SYS_I2C_SOFT)
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100424void set_sda(int state)
Heiko Schocher60301192010-02-22 16:43:02 +0530425{
426 I2C_ACTIVE;
427 I2C_SDA(state);
428}
429
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100430void set_scl(int state)
Heiko Schocher60301192010-02-22 16:43:02 +0530431{
432 I2C_SCL(state);
433}
434
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100435int get_sda(void)
Heiko Schocher60301192010-02-22 16:43:02 +0530436{
437 I2C_TRISTATE;
438 return I2C_READ;
439}
440
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100441int get_scl(void)
Heiko Schocher60301192010-02-22 16:43:02 +0530442{
Heiko Schocher9878f992011-02-22 09:13:00 +0100443 return kw_gpio_get_value(KM_KIRKWOOD_SCL_PIN) ? 1 : 0;
Heiko Schocher60301192010-02-22 16:43:02 +0530444}
445#endif
446
Valentin Longchamp24ec9932011-09-12 04:18:42 +0000447#if defined(CONFIG_POST)
448
449#define KM_POST_EN_L 44
450#define POST_WORD_OFF 8
451
452int post_hotkeys_pressed(void)
453{
Holger Brunckf065ce02012-07-05 05:05:02 +0000454#if defined(CONFIG_KM_COGE5UN)
455 return kw_gpio_get_value(KM_POST_EN_L);
456#else
Valentin Longchamp24ec9932011-09-12 04:18:42 +0000457 return !kw_gpio_get_value(KM_POST_EN_L);
Holger Brunckf065ce02012-07-05 05:05:02 +0000458#endif
Valentin Longchamp24ec9932011-09-12 04:18:42 +0000459}
460
461ulong post_word_load(void)
462{
Holger Brunck763c2dc2011-12-14 05:31:20 +0000463 void* addr = (void *) (gd->ram_size - BOOTCOUNT_ADDR + POST_WORD_OFF);
Valentin Longchamp24ec9932011-09-12 04:18:42 +0000464 return in_le32(addr);
465
466}
467void post_word_store(ulong value)
468{
Holger Brunck763c2dc2011-12-14 05:31:20 +0000469 void* addr = (void *) (gd->ram_size - BOOTCOUNT_ADDR + POST_WORD_OFF);
Valentin Longchamp24ec9932011-09-12 04:18:42 +0000470 out_le32(addr, value);
471}
472
473int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
474{
475 *vstart = CONFIG_SYS_SDRAM_BASE;
476
477 /* we go up to relocation plus a 1 MB margin */
478 *size = CONFIG_SYS_TEXT_BASE - (1<<20);
479
480 return 0;
481}
482#endif
483
Heiko Schocher60301192010-02-22 16:43:02 +0530484#if defined(CONFIG_SYS_EEPROM_WREN)
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100485int eeprom_write_enable(unsigned dev_addr, int state)
Heiko Schocher60301192010-02-22 16:43:02 +0530486{
Heiko Schocher9878f992011-02-22 09:13:00 +0100487 kw_gpio_set_value(KM_KIRKWOOD_ENV_WP, !state);
Heiko Schocher60301192010-02-22 16:43:02 +0530488
Heiko Schocher9878f992011-02-22 09:13:00 +0100489 return !kw_gpio_get_value(KM_KIRKWOOD_ENV_WP);
Heiko Schocher60301192010-02-22 16:43:02 +0530490}
491#endif