blob: bda12324803383bf1572f5492d34e700c34ba73e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasut05204f62015-12-05 21:07:23 +01002/*
3 * Altera SoCFPGA common board code
4 *
5 * Copyright (C) 2015 Marek Vasut <marex@denx.de>
Marek Vasut05204f62015-12-05 21:07:23 +01006 */
7
Tom Rinidec7ea02024-05-20 13:35:03 -06008#include <config.h>
Siew Chin Lim2492d592021-03-01 20:04:11 +08009#include <errno.h>
Tom Rini8da84332025-05-14 13:34:36 -060010#include <env.h>
Siew Chin Lim2492d592021-03-01 20:04:11 +080011#include <fdtdec.h>
Tingting Menga1a24f12025-02-21 21:49:41 +080012#include <log.h>
13#include <init.h>
Siew Chin Lim2492d592021-03-01 20:04:11 +080014#include <hang.h>
Tingting Menga1a24f12025-02-21 21:49:41 +080015#include <handoff.h>
Siew Chin Lim2492d592021-03-01 20:04:11 +080016#include <image.h>
Marek Vasut05204f62015-12-05 21:07:23 +010017#include <usb.h>
18#include <usb/dwc2_udc.h>
Tingting Menga1a24f12025-02-21 21:49:41 +080019#include <asm/global_data.h>
20#include <asm/io.h>
21#include <asm/arch/clock_manager.h>
22#include <asm/arch/mailbox_s10.h>
23#include <asm/arch/misc.h>
24#include <asm/arch/reset_manager.h>
25#include <asm/arch/secure_vab.h>
26#include <asm/arch/smc_api.h>
27#include <bloblist.h>
Marek Vasut05204f62015-12-05 21:07:23 +010028
29DECLARE_GLOBAL_DATA_PTR;
30
Jit Loon Lim977071e2024-03-12 22:01:03 +080031#define DEFAULT_JTAG_USERCODE 0xFFFFFFFF
32
Marek Vasut72cc9582018-05-29 16:16:46 +020033void s_init(void) {
Ley Foon Tan27f05ac2018-07-12 19:13:34 +080034#ifndef CONFIG_ARM64
Marek Vasut72cc9582018-05-29 16:16:46 +020035 /*
Marek Vasut911a6652018-07-12 15:07:46 +020036 * Preconfigure ACTLR and CPACR, make sure Write Full Line of Zeroes
37 * is disabled in ACTLR.
Marek Vasut72cc9582018-05-29 16:16:46 +020038 * This is optional on CycloneV / ArriaV.
39 * This is mandatory on Arria10, otherwise Linux refuses to boot.
40 */
41 asm volatile(
42 "mcr p15, 0, %0, c1, c0, 1\n"
Marek Vasut911a6652018-07-12 15:07:46 +020043 "mcr p15, 0, %0, c1, c0, 2\n"
Marek Vasut72cc9582018-05-29 16:16:46 +020044 "isb\n"
45 "dsb\n"
46 ::"r"(0x0));
Ley Foon Tan27f05ac2018-07-12 19:13:34 +080047#endif
Marek Vasut72cc9582018-05-29 16:16:46 +020048}
Marek Vasut05204f62015-12-05 21:07:23 +010049
50/*
51 * Miscellaneous platform dependent initialisations
52 */
53int board_init(void)
54{
55 /* Address of boot parameters for ATAG (if ATAG is used) */
Tom Rinibb4dd962022-11-16 13:10:37 -050056 gd->bd->bi_boot_params = CFG_SYS_SDRAM_BASE + 0x100;
Marek Vasut05204f62015-12-05 21:07:23 +010057
58 return 0;
59}
60
Tien Fong Chee3710de72017-12-05 15:58:01 +080061int dram_init_banksize(void)
62{
Tingting Menga1a24f12025-02-21 21:49:41 +080063#if CONFIG_IS_ENABLED(HANDOFF) && IS_ENABLED(CONFIG_TARGET_SOCFPGA_AGILEX5)
64#ifndef CONFIG_SPL_BUILD
65 struct spl_handoff *ho;
66
67 ho = bloblist_find(BLOBLISTT_U_BOOT_SPL_HANDOFF, sizeof(*ho));
68 if (!ho)
69 return log_msg_ret("Missing SPL hand-off info", -ENOENT);
70 handoff_load_dram_banks(ho);
71#endif
72#else
Tien Fong Chee3710de72017-12-05 15:58:01 +080073 fdtdec_setup_memory_banksize();
Tingting Menga1a24f12025-02-21 21:49:41 +080074#endif /* HANDOFF && CONFIG_TARGET_SOCFPGA_AGILEX5 */
Tien Fong Chee3710de72017-12-05 15:58:01 +080075
76 return 0;
77}
78
Marek Vasut05204f62015-12-05 21:07:23 +010079#ifdef CONFIG_USB_GADGET
80struct dwc2_plat_otg_data socfpga_otg_data = {
81 .usb_gusbcfg = 0x1417,
82};
83
84int board_usb_init(int index, enum usb_init_type init)
85{
86 int node[2], count;
87 fdt_addr_t addr;
88
89 count = fdtdec_find_aliases_for_id(gd->fdt_blob, "udc",
90 COMPAT_ALTERA_SOCFPGA_DWC2USB,
91 node, 2);
92 if (count <= 0) /* No controller found. */
93 return 0;
94
95 addr = fdtdec_get_addr(gd->fdt_blob, node[0], "reg");
96 if (addr == FDT_ADDR_T_NONE) {
97 printf("UDC Controller has no 'reg' property!\n");
98 return -EINVAL;
99 }
100
101 /* Patch the address from OF into the controller pdata. */
102 socfpga_otg_data.regs_otg = addr;
103
104 return dwc2_udc_probe(&socfpga_otg_data);
105}
106
107int g_dnl_board_usb_cable_connected(void)
108{
109 return 1;
110}
111#endif
Chee Hong Ang7cfcc0c2020-12-24 18:20:56 +0800112
Jit Loon Lim977071e2024-03-12 22:01:03 +0800113u8 socfpga_get_board_id(void)
Chee Hong Ang7cfcc0c2020-12-24 18:20:56 +0800114{
Jit Loon Lim977071e2024-03-12 22:01:03 +0800115 u8 board_id = 0;
116 u32 jtag_usercode;
117 int err;
Chee Hong Ang7cfcc0c2020-12-24 18:20:56 +0800118
Simon Glass85ed77d2024-09-29 19:49:46 -0600119#if !IS_ENABLED(CONFIG_XPL_BUILD) && IS_ENABLED(CONFIG_SPL_ATF)
Jit Loon Lim977071e2024-03-12 22:01:03 +0800120 err = smc_get_usercode(&jtag_usercode);
121#else
122 u32 resp_len = 1;
123
124 err = mbox_send_cmd(MBOX_ID_UBOOT, MBOX_GET_USERCODE, MBOX_CMD_DIRECT, 0,
125 NULL, 0, &resp_len, &jtag_usercode);
126#endif
127
128 if (err) {
129 puts("Fail to read JTAG Usercode. Default Board ID to 0\n");
130 return board_id;
131 }
132
133 debug("Valid JTAG Usercode: %u\n", jtag_usercode);
134
135 if (jtag_usercode == DEFAULT_JTAG_USERCODE) {
136 debug("JTAG Usercode is not set. Default Board ID to 0\n");
137 } else if (jtag_usercode >= 0 && jtag_usercode <= 255) {
138 board_id = jtag_usercode;
139 debug("Valid JTAG Usercode. Set Board ID to %u\n", board_id);
140 } else {
141 puts("Board ID is not in range 0 to 255\n");
142 }
143
144 return board_id;
145}
146
Simon Glass85ed77d2024-09-29 19:49:46 -0600147#if IS_ENABLED(CONFIG_XPL_BUILD) && IS_ENABLED(CONFIG_TARGET_SOCFPGA_SOC64)
Jit Loon Lim977071e2024-03-12 22:01:03 +0800148int board_fit_config_name_match(const char *name)
149{
150 char board_name[10];
151
152 sprintf(board_name, "board_%u", socfpga_get_board_id());
153
154 debug("Board name: %s\n", board_name);
155
156 return strcmp(name, board_name);
Chee Hong Ang7cfcc0c2020-12-24 18:20:56 +0800157}
158#endif
Siew Chin Lim2492d592021-03-01 20:04:11 +0800159
160#if IS_ENABLED(CONFIG_FIT_IMAGE_POST_PROCESS)
Lokesh Vutlab36dd3e2021-06-11 11:45:05 +0300161void board_fit_image_post_process(const void *fit, int node, void **p_image,
162 size_t *p_size)
Siew Chin Lim2492d592021-03-01 20:04:11 +0800163{
164 if (IS_ENABLED(CONFIG_SOCFPGA_SECURE_VAB_AUTH)) {
165 if (socfpga_vendor_authentication(p_image, p_size))
166 hang();
167 }
168}
169#endif
170
Simon Glass85ed77d2024-09-29 19:49:46 -0600171#if !IS_ENABLED(CONFIG_XPL_BUILD) && IS_ENABLED(CONFIG_FIT)
Simon Glassdf00afa2022-09-06 20:26:50 -0600172void board_prep_linux(struct bootm_headers *images)
Siew Chin Lim2492d592021-03-01 20:04:11 +0800173{
Jit Loon Lim977071e2024-03-12 22:01:03 +0800174 bool use_fit = false;
175
Siew Chin Lim0fc23772021-08-10 11:26:26 +0800176 if (!images->fit_uname_cfg) {
177 if (IS_ENABLED(CONFIG_SOCFPGA_SECURE_VAB_AUTH) &&
178 !IS_ENABLED(CONFIG_SOCFPGA_SECURE_VAB_AUTH_ALLOW_NON_FIT_IMAGE)) {
179 /*
180 * Ensure the OS is always booted from FIT and with
181 * VAB signed certificate
182 */
Siew Chin Lim2492d592021-03-01 20:04:11 +0800183 printf("Please use FIT with VAB signed images!\n");
184 hang();
185 }
Siew Chin Lim0fc23772021-08-10 11:26:26 +0800186 } else {
Jit Loon Lim977071e2024-03-12 22:01:03 +0800187 use_fit = true;
Siew Chin Lim0fc23772021-08-10 11:26:26 +0800188 /* Update fdt_addr in enviroment variable */
Siew Chin Lim2492d592021-03-01 20:04:11 +0800189 env_set_hex("fdt_addr", (ulong)images->ft_addr);
190 debug("images->ft_addr = 0x%08lx\n", (ulong)images->ft_addr);
191 }
192
Jit Loon Lim977071e2024-03-12 22:01:03 +0800193 if (use_fit && IS_ENABLED(CONFIG_CADENCE_QSPI)) {
Siew Chin Lim2492d592021-03-01 20:04:11 +0800194 if (env_get("linux_qspi_enable"))
195 run_command(env_get("linux_qspi_enable"), 0);
196 }
197}
198#endif
Tingting Meng93875262025-03-10 15:31:24 +0800199
200#if CONFIG_IS_ENABLED(LMB_ARCH_MEM_MAP)
201void lmb_arch_add_memory(void)
202{
203 int i;
204 struct bd_info *bd = gd->bd;
205
206 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
207 if (bd->bi_dram[i].size)
208 lmb_add(bd->bi_dram[i].start, bd->bi_dram[i].size);
209 }
210}
211#endif