blob: 766edeeb298b3a5bf01fa2225739899da0a94bef [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Minkyu Kangb1b24682011-01-24 15:22:23 +09002/*
3 * (C) Copyright 2010 Samsung Electronics
4 * Minkyu Kang <mk7.kang@samsung.com>
Minkyu Kangb1b24682011-01-24 15:22:23 +09005 */
6
Chander Kashyap4131a772011-12-06 23:34:12 +00007#ifndef _EXYNOS4_CPU_H
8#define _EXYNOS4_CPU_H
Minkyu Kangb1b24682011-01-24 15:22:23 +09009
Chander Kashyap34076a02012-02-05 23:01:46 +000010#define DEVICE_NOT_AVAILABLE 0
11
Minkyu Kangf92e88e2012-04-26 15:48:32 +090012#define EXYNOS_CPU_NAME "Exynos"
Chander Kashyap4131a772011-12-06 23:34:12 +000013#define EXYNOS4_ADDR_BASE 0x10000000
Minkyu Kangb1b24682011-01-24 15:22:23 +090014
Chander Kashyap72370bb2012-12-25 20:13:38 +000015/* EXYNOS4 Common*/
Piotr Wilczek2c7e06c2012-11-20 02:19:03 +000016#define EXYNOS4_I2C_SPACING 0x10000
17
Chander Kashyap4131a772011-12-06 23:34:12 +000018#define EXYNOS4_GPIO_PART3_BASE 0x03860000
19#define EXYNOS4_PRO_ID 0x10000000
Donghwa Lee09552712012-04-05 19:36:10 +000020#define EXYNOS4_SYSREG_BASE 0x10010000
Chander Kashyap4131a772011-12-06 23:34:12 +000021#define EXYNOS4_POWER_BASE 0x10020000
22#define EXYNOS4_SWRESET 0x10020400
23#define EXYNOS4_CLOCK_BASE 0x10030000
24#define EXYNOS4_SYSTIMER_BASE 0x10050000
25#define EXYNOS4_WATCHDOG_BASE 0x10060000
Inderpal Singh848048a2013-04-04 23:09:20 +000026#define EXYNOS4_TZPC_BASE 0x10110000
Rajeshwari Shindebed24422013-07-04 12:29:17 +053027#define EXYNOS4_DMC_CTRL_BASE 0x10400000
Przemyslaw Marczakb71fef32014-03-25 10:58:20 +010028#define EXYNOS4_MIU_BASE 0x10600000
29#define EXYNOS4_ACE_SFR_BASE 0x10830000
Chander Kashyap4131a772011-12-06 23:34:12 +000030#define EXYNOS4_GPIO_PART2_BASE 0x11000000
Przemyslaw Marczakd24de932014-10-28 17:31:05 +010031#define EXYNOS4_GPIO_PART2_0 0x11000000 /* GPJ0 */
32#define EXYNOS4_GPIO_PART2_1 0x11000c00 /* GPX0 */
Chander Kashyap4131a772011-12-06 23:34:12 +000033#define EXYNOS4_GPIO_PART1_BASE 0x11400000
34#define EXYNOS4_FIMD_BASE 0x11C00000
Donghwa Lee09552712012-04-05 19:36:10 +000035#define EXYNOS4_MIPI_DSIM_BASE 0x11C80000
Chander Kashyap4131a772011-12-06 23:34:12 +000036#define EXYNOS4_USBOTG_BASE 0x12480000
37#define EXYNOS4_MMC_BASE 0x12510000
38#define EXYNOS4_SROMC_BASE 0x12570000
Rajeshwari Shindedad39d42012-05-21 16:38:03 +053039#define EXYNOS4_USB_HOST_EHCI_BASE 0x12580000
Chander Kashyap4131a772011-12-06 23:34:12 +000040#define EXYNOS4_USBPHY_BASE 0x125B0000
41#define EXYNOS4_UART_BASE 0x13800000
Rajeshwari Shindebb5e46e2012-07-23 21:23:49 +000042#define EXYNOS4_I2C_BASE 0x13860000
Chander Kashyap4131a772011-12-06 23:34:12 +000043#define EXYNOS4_ADC_BASE 0x13910000
Hatim RVd22fe022012-11-02 01:15:35 +000044#define EXYNOS4_SPI_BASE 0x13920000
Chander Kashyap4131a772011-12-06 23:34:12 +000045#define EXYNOS4_PWMTIMER_BASE 0x139D0000
46#define EXYNOS4_MODEM_BASE 0x13A00000
Chander Kashyap34076a02012-02-05 23:01:46 +000047#define EXYNOS4_USBPHY_CONTROL 0x10020704
Rajeshwari Shindecfbe9252012-10-25 19:49:28 +000048#define EXYNOS4_I2S_BASE 0xE2100000
Chander Kashyap34076a02012-02-05 23:01:46 +000049
50#define EXYNOS4_GPIO_PART4_BASE DEVICE_NOT_AVAILABLE
Donghwa Lee33fd8142012-07-02 01:15:59 +000051#define EXYNOS4_DP_BASE DEVICE_NOT_AVAILABLE
Hatim RVd22fe022012-11-02 01:15:35 +000052#define EXYNOS4_SPI_ISP_BASE DEVICE_NOT_AVAILABLE
Rajeshwari Shindebed24422013-07-04 12:29:17 +053053#define EXYNOS4_DMC_PHY_BASE DEVICE_NOT_AVAILABLE
Dani Krishna Mohan65c7ee62013-09-11 16:38:48 +053054#define EXYNOS4_AUDIOSS_BASE DEVICE_NOT_AVAILABLE
Vivek Gautama48bdb72013-09-14 14:02:46 +053055#define EXYNOS4_USB_HOST_XHCI_BASE DEVICE_NOT_AVAILABLE
56#define EXYNOS4_USB3PHY_BASE DEVICE_NOT_AVAILABLE
Rajeshwari Birje2d7f08c2013-12-26 09:44:22 +053057#define EXYNOS4_DMC_TZASC_BASE DEVICE_NOT_AVAILABLE
Chander Kashyap34076a02012-02-05 23:01:46 +000058
Chander Kashyap72370bb2012-12-25 20:13:38 +000059/* EXYNOS4X12 */
60#define EXYNOS4X12_GPIO_PART3_BASE 0x03860000
61#define EXYNOS4X12_PRO_ID 0x10000000
62#define EXYNOS4X12_SYSREG_BASE 0x10010000
63#define EXYNOS4X12_POWER_BASE 0x10020000
64#define EXYNOS4X12_SWRESET 0x10020400
65#define EXYNOS4X12_USBPHY_CONTROL 0x10020704
66#define EXYNOS4X12_CLOCK_BASE 0x10030000
67#define EXYNOS4X12_SYSTIMER_BASE 0x10050000
68#define EXYNOS4X12_WATCHDOG_BASE 0x10060000
Inderpal Singh848048a2013-04-04 23:09:20 +000069#define EXYNOS4X12_TZPC_BASE 0x10110000
Rajeshwari Shindebed24422013-07-04 12:29:17 +053070#define EXYNOS4X12_DMC_CTRL_BASE 0x10600000
Chander Kashyap72370bb2012-12-25 20:13:38 +000071#define EXYNOS4X12_GPIO_PART4_BASE 0x106E0000
Przemyslaw Marczakb71fef32014-03-25 10:58:20 +010072#define EXYNOS4X12_ACE_SFR_BASE 0x10830000
Chander Kashyap72370bb2012-12-25 20:13:38 +000073#define EXYNOS4X12_GPIO_PART2_BASE 0x11000000
Przemyslaw Marczakd24de932014-10-28 17:31:05 +010074#define EXYNOS4X12_GPIO_PART2_0 0x11000000
75#define EXYNOS4X12_GPIO_PART2_1 0x11000040 /* GPK0 */
76#define EXYNOS4X12_GPIO_PART2_2 0x11000260 /* GPM0 */
77#define EXYNOS4X12_GPIO_PART2_3 0x11000c00 /* GPX0 */
Chander Kashyap72370bb2012-12-25 20:13:38 +000078#define EXYNOS4X12_GPIO_PART1_BASE 0x11400000
Przemyslaw Marczakd24de932014-10-28 17:31:05 +010079#define EXYNOS4X12_GPIO_PART1_0 0x11400000 /* GPA0 */
80#define EXYNOS4X12_GPIO_PART1_1 0x11400180 /* GPF0 */
81#define EXYNOS4X12_GPIO_PART1_2 0x11400240 /* GPJ0 */
Chander Kashyap72370bb2012-12-25 20:13:38 +000082#define EXYNOS4X12_FIMD_BASE 0x11C00000
83#define EXYNOS4X12_MIPI_DSIM_BASE 0x11C80000
84#define EXYNOS4X12_USBOTG_BASE 0x12480000
85#define EXYNOS4X12_MMC_BASE 0x12510000
86#define EXYNOS4X12_SROMC_BASE 0x12570000
87#define EXYNOS4X12_USB_HOST_EHCI_BASE 0x12580000
88#define EXYNOS4X12_USBPHY_BASE 0x125B0000
89#define EXYNOS4X12_UART_BASE 0x13800000
90#define EXYNOS4X12_I2C_BASE 0x13860000
91#define EXYNOS4X12_PWMTIMER_BASE 0x139D0000
92
93#define EXYNOS4X12_ADC_BASE DEVICE_NOT_AVAILABLE
94#define EXYNOS4X12_DP_BASE DEVICE_NOT_AVAILABLE
95#define EXYNOS4X12_MODEM_BASE DEVICE_NOT_AVAILABLE
Minkyu Kang06081712013-04-01 19:22:40 +000096#define EXYNOS4X12_I2S_BASE DEVICE_NOT_AVAILABLE
97#define EXYNOS4X12_SPI_BASE DEVICE_NOT_AVAILABLE
98#define EXYNOS4X12_SPI_ISP_BASE DEVICE_NOT_AVAILABLE
Rajeshwari Shindebed24422013-07-04 12:29:17 +053099#define EXYNOS4X12_DMC_PHY_BASE DEVICE_NOT_AVAILABLE
Dani Krishna Mohan65c7ee62013-09-11 16:38:48 +0530100#define EXYNOS4X12_AUDIOSS_BASE DEVICE_NOT_AVAILABLE
Vivek Gautama48bdb72013-09-14 14:02:46 +0530101#define EXYNOS4X12_USB_HOST_XHCI_BASE DEVICE_NOT_AVAILABLE
102#define EXYNOS4X12_USB3PHY_BASE DEVICE_NOT_AVAILABLE
Rajeshwari Birje2d7f08c2013-12-26 09:44:22 +0530103#define EXYNOS4X12_DMC_TZASC_BASE DEVICE_NOT_AVAILABLE
Chander Kashyap72370bb2012-12-25 20:13:38 +0000104
Rajeshwari Birjeef0c56a2013-12-26 09:44:18 +0530105/* EXYNOS5 */
Rajeshwari Shinde2535e912012-07-23 21:23:50 +0000106#define EXYNOS5_I2C_SPACING 0x10000
107
Dani Krishna Mohan65c7ee62013-09-11 16:38:48 +0530108#define EXYNOS5_AUDIOSS_BASE 0x03810000
Akshay Saraswat1376cdd2014-05-13 10:30:14 +0530109#define EXYNOS5_GPIO_PART8_BASE 0x03860000
Chander Kashyap34076a02012-02-05 23:01:46 +0000110#define EXYNOS5_PRO_ID 0x10000000
111#define EXYNOS5_CLOCK_BASE 0x10010000
112#define EXYNOS5_POWER_BASE 0x10040000
113#define EXYNOS5_SWRESET 0x10040400
114#define EXYNOS5_SYSREG_BASE 0x10050000
Inderpal Singh848048a2013-04-04 23:09:20 +0000115#define EXYNOS5_TZPC_BASE 0x10100000
Chander Kashyap34076a02012-02-05 23:01:46 +0000116#define EXYNOS5_WATCHDOG_BASE 0x101D0000
Przemyslaw Marczakb71fef32014-03-25 10:58:20 +0100117#define EXYNOS5_ACE_SFR_BASE 0x10830000
Rajeshwari Shindebed24422013-07-04 12:29:17 +0530118#define EXYNOS5_DMC_PHY_BASE 0x10C00000
Akshay Saraswat1376cdd2014-05-13 10:30:14 +0530119#define EXYNOS5_GPIO_PART5_BASE 0x10D10000
120#define EXYNOS5_GPIO_PART6_BASE 0x10D10060
121#define EXYNOS5_GPIO_PART7_BASE 0x10D100C0
Chander Kashyap34076a02012-02-05 23:01:46 +0000122#define EXYNOS5_DMC_CTRL_BASE 0x10DD0000
123#define EXYNOS5_GPIO_PART1_BASE 0x11400000
Akshay Saraswat1376cdd2014-05-13 10:30:14 +0530124#define EXYNOS5_GPIO_PART2_BASE 0x114002E0
125#define EXYNOS5_GPIO_PART3_BASE 0x11400C00
Donghwa Lee09552712012-04-05 19:36:10 +0000126#define EXYNOS5_MIPI_DSIM_BASE 0x11D00000
Vivek Gautama48bdb72013-09-14 14:02:46 +0530127#define EXYNOS5_USB_HOST_XHCI_BASE 0x12000000
128#define EXYNOS5_USB3PHY_BASE 0x12100000
Rajeshwari Shindedad39d42012-05-21 16:38:03 +0530129#define EXYNOS5_USB_HOST_EHCI_BASE 0x12110000
Rajeshwari Shinde0f91f132012-05-14 05:52:04 +0000130#define EXYNOS5_USBPHY_BASE 0x12130000
131#define EXYNOS5_USBOTG_BASE 0x12140000
Chander Kashyap34076a02012-02-05 23:01:46 +0000132#define EXYNOS5_MMC_BASE 0x12200000
133#define EXYNOS5_SROMC_BASE 0x12250000
Chander Kashyap34076a02012-02-05 23:01:46 +0000134#define EXYNOS5_UART_BASE 0x12C00000
Rajeshwari Shindebb5e46e2012-07-23 21:23:49 +0000135#define EXYNOS5_I2C_BASE 0x12C60000
Hatim RVd22fe022012-11-02 01:15:35 +0000136#define EXYNOS5_SPI_BASE 0x12D20000
Rajeshwari Shindecfbe9252012-10-25 19:49:28 +0000137#define EXYNOS5_I2S_BASE 0x12D60000
Chander Kashyap34076a02012-02-05 23:01:46 +0000138#define EXYNOS5_PWMTIMER_BASE 0x12DD0000
Hatim RVd22fe022012-11-02 01:15:35 +0000139#define EXYNOS5_SPI_ISP_BASE 0x131A0000
Akshay Saraswat1376cdd2014-05-13 10:30:14 +0530140#define EXYNOS5_GPIO_PART4_BASE 0x13400000
Chander Kashyap34076a02012-02-05 23:01:46 +0000141#define EXYNOS5_FIMD_BASE 0x14400000
Donghwa Lee33fd8142012-07-02 01:15:59 +0000142#define EXYNOS5_DP_BASE 0x145B0000
Chander Kashyap34076a02012-02-05 23:01:46 +0000143
144#define EXYNOS5_ADC_BASE DEVICE_NOT_AVAILABLE
145#define EXYNOS5_MODEM_BASE DEVICE_NOT_AVAILABLE
Rajeshwari Birje2d7f08c2013-12-26 09:44:22 +0530146#define EXYNOS5_DMC_TZASC_BASE DEVICE_NOT_AVAILABLE
Minkyu Kangb1b24682011-01-24 15:22:23 +0900147
Rajeshwari Birjeef0c56a2013-12-26 09:44:18 +0530148/* EXYNOS5420 */
149#define EXYNOS5420_AUDIOSS_BASE 0x03810000
Akshay Saraswat1376cdd2014-05-13 10:30:14 +0530150#define EXYNOS5420_GPIO_PART6_BASE 0x03860000
Rajeshwari Birjeef0c56a2013-12-26 09:44:18 +0530151#define EXYNOS5420_PRO_ID 0x10000000
152#define EXYNOS5420_CLOCK_BASE 0x10010000
153#define EXYNOS5420_POWER_BASE 0x10040000
154#define EXYNOS5420_SWRESET 0x10040400
Akshay Saraswat1d575af2015-02-20 13:27:12 +0530155#define EXYNOS5420_INFORM_BASE 0x10040800
156#define EXYNOS5420_SPARE_BASE 0x10040900
157#define EXYNOS5420_CPU_CONFIG_BASE 0x10042000
158#define EXYNOS5420_CPU_STATUS_BASE 0x10042004
Rajeshwari Birjeef0c56a2013-12-26 09:44:18 +0530159#define EXYNOS5420_SYSREG_BASE 0x10050000
160#define EXYNOS5420_TZPC_BASE 0x100E0000
161#define EXYNOS5420_WATCHDOG_BASE 0x101D0000
162#define EXYNOS5420_ACE_SFR_BASE 0x10830000
163#define EXYNOS5420_DMC_PHY_BASE 0x10C00000
164#define EXYNOS5420_DMC_CTRL_BASE 0x10C20000
Rajeshwari Birje2d7f08c2013-12-26 09:44:22 +0530165#define EXYNOS5420_DMC_TZASC_BASE 0x10D40000
Rajeshwari Birjeef0c56a2013-12-26 09:44:18 +0530166#define EXYNOS5420_USB_HOST_EHCI_BASE 0x12110000
167#define EXYNOS5420_MMC_BASE 0x12200000
168#define EXYNOS5420_SROMC_BASE 0x12250000
Lukasz Majewskia450a942015-05-22 18:14:22 +0200169#define EXYNOS5420_USB3PHY_BASE 0x12500000
Rajeshwari Birjeef0c56a2013-12-26 09:44:18 +0530170#define EXYNOS5420_UART_BASE 0x12C00000
171#define EXYNOS5420_I2C_BASE 0x12C60000
172#define EXYNOS5420_I2C_8910_BASE 0x12E00000
173#define EXYNOS5420_SPI_BASE 0x12D20000
174#define EXYNOS5420_I2S_BASE 0x12D60000
175#define EXYNOS5420_PWMTIMER_BASE 0x12DD0000
176#define EXYNOS5420_SPI_ISP_BASE 0x131A0000
177#define EXYNOS5420_GPIO_PART2_BASE 0x13400000
Akshay Saraswat1376cdd2014-05-13 10:30:14 +0530178#define EXYNOS5420_GPIO_PART3_BASE 0x13400C00
179#define EXYNOS5420_GPIO_PART4_BASE 0x13410000
180#define EXYNOS5420_GPIO_PART5_BASE 0x14000000
Rajeshwari Birjeef0c56a2013-12-26 09:44:18 +0530181#define EXYNOS5420_GPIO_PART1_BASE 0x14010000
182#define EXYNOS5420_MIPI_DSIM_BASE 0x14500000
183#define EXYNOS5420_DP_BASE 0x145B0000
184
185#define EXYNOS5420_USBPHY_BASE DEVICE_NOT_AVAILABLE
186#define EXYNOS5420_USBOTG_BASE DEVICE_NOT_AVAILABLE
187#define EXYNOS5420_FIMD_BASE DEVICE_NOT_AVAILABLE
188#define EXYNOS5420_ADC_BASE DEVICE_NOT_AVAILABLE
189#define EXYNOS5420_MODEM_BASE DEVICE_NOT_AVAILABLE
Rajeshwari Birjeef0c56a2013-12-26 09:44:18 +0530190#define EXYNOS5420_USB_HOST_XHCI_BASE DEVICE_NOT_AVAILABLE
191
Akshay Saraswat1d575af2015-02-20 13:27:12 +0530192
Minkyu Kangb1b24682011-01-24 15:22:23 +0900193#ifndef __ASSEMBLY__
194#include <asm/io.h>
195/* CPU detection macros */
196extern unsigned int s5p_cpu_id;
Minkyu Kang13398722011-05-16 19:45:54 +0900197extern unsigned int s5p_cpu_rev;
198
199static inline int s5p_get_cpu_rev(void)
200{
201 return s5p_cpu_rev;
202}
Minkyu Kangb1b24682011-01-24 15:22:23 +0900203
204static inline void s5p_set_cpu_id(void)
205{
Piotr Wilczeke8e34752014-01-22 15:54:30 +0100206 unsigned int pro_id = readl(EXYNOS4_PRO_ID);
207 unsigned int cpu_id = (pro_id & 0x00FFF000) >> 12;
208 unsigned int cpu_rev = pro_id & 0x000000FF;
Minkyu Kangb1b24682011-01-24 15:22:23 +0900209
Piotr Wilczeke8e34752014-01-22 15:54:30 +0100210 switch (cpu_id) {
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900211 case 0x200:
212 /* Exynos4210 EVT0 */
213 s5p_cpu_id = 0x4210;
Minkyu Kang13398722011-05-16 19:45:54 +0900214 s5p_cpu_rev = 0;
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900215 break;
216 case 0x210:
217 /* Exynos4210 EVT1 */
218 s5p_cpu_id = 0x4210;
Piotr Wilczeke8e34752014-01-22 15:54:30 +0100219 s5p_cpu_rev = cpu_rev;
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900220 break;
221 case 0x412:
222 /* Exynos4412 */
223 s5p_cpu_id = 0x4412;
Piotr Wilczeke8e34752014-01-22 15:54:30 +0100224 s5p_cpu_rev = cpu_rev;
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900225 break;
226 case 0x520:
227 /* Exynos5250 */
228 s5p_cpu_id = 0x5250;
229 break;
Rajeshwari Birjeef0c56a2013-12-26 09:44:18 +0530230 case 0x420:
231 /* Exynos5420 */
232 s5p_cpu_id = 0x5420;
233 break;
Akshay Saraswat9fba7b42014-11-13 22:38:15 +0530234 case 0x422:
235 /*
236 * Exynos5800 is a variant of Exynos5420
237 * and has product id 0x5422
238 */
Przemyslaw Marczakcefbfe42015-10-27 13:07:57 +0100239 s5p_cpu_id = 0x5422;
Akshay Saraswat9fba7b42014-11-13 22:38:15 +0530240 break;
Minkyu Kang13398722011-05-16 19:45:54 +0900241 }
Minkyu Kangb1b24682011-01-24 15:22:23 +0900242}
243
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900244static inline char *s5p_get_cpu_name(void)
245{
246 return EXYNOS_CPU_NAME;
247}
248
Minkyu Kangb1b24682011-01-24 15:22:23 +0900249#define IS_SAMSUNG_TYPE(type, id) \
Simon Glassabf09952013-06-11 11:14:50 -0700250static inline int __attribute__((no_instrument_function)) cpu_is_##type(void) \
Minkyu Kangb1b24682011-01-24 15:22:23 +0900251{ \
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900252 return (s5p_cpu_id >> 12) == id; \
Minkyu Kangb1b24682011-01-24 15:22:23 +0900253}
254
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900255IS_SAMSUNG_TYPE(exynos4, 0x4)
256IS_SAMSUNG_TYPE(exynos5, 0x5)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900257
Minkyu Kangc2797272012-10-15 03:06:32 +0000258#define IS_EXYNOS_TYPE(type, id) \
Simon Glassabf09952013-06-11 11:14:50 -0700259static inline int __attribute__((no_instrument_function)) \
260 proid_is_##type(void) \
Minkyu Kangc2797272012-10-15 03:06:32 +0000261{ \
262 return s5p_cpu_id == id; \
263}
264
265IS_EXYNOS_TYPE(exynos4210, 0x4210)
Chander Kashyap72370bb2012-12-25 20:13:38 +0000266IS_EXYNOS_TYPE(exynos4412, 0x4412)
Minkyu Kangc2797272012-10-15 03:06:32 +0000267IS_EXYNOS_TYPE(exynos5250, 0x5250)
Rajeshwari Birjeef0c56a2013-12-26 09:44:18 +0530268IS_EXYNOS_TYPE(exynos5420, 0x5420)
Przemyslaw Marczakcefbfe42015-10-27 13:07:57 +0100269IS_EXYNOS_TYPE(exynos5422, 0x5422)
Minkyu Kangc2797272012-10-15 03:06:32 +0000270
Simon Glass8d451b42018-12-10 10:37:40 -0700271#define proid_is_exynos542x() (proid_is_exynos5420() || proid_is_exynos5422())
272
Minkyu Kangb1b24682011-01-24 15:22:23 +0900273#define SAMSUNG_BASE(device, base) \
Thomas Abrahama99ad392016-04-23 22:18:12 +0530274static inline unsigned long __attribute__((no_instrument_function)) \
Simon Glassabf09952013-06-11 11:14:50 -0700275 samsung_get_base_##device(void) \
Minkyu Kangb1b24682011-01-24 15:22:23 +0900276{ \
Simon Glassabf09952013-06-11 11:14:50 -0700277 if (cpu_is_exynos4()) { \
Chander Kashyap72370bb2012-12-25 20:13:38 +0000278 if (proid_is_exynos4412()) \
279 return EXYNOS4X12_##base; \
Chander Kashyap4131a772011-12-06 23:34:12 +0000280 return EXYNOS4_##base; \
Chander Kashyap72370bb2012-12-25 20:13:38 +0000281 } else if (cpu_is_exynos5()) { \
Simon Glass8d451b42018-12-10 10:37:40 -0700282 if (proid_is_exynos542x()) \
Rajeshwari Birjeef0c56a2013-12-26 09:44:18 +0530283 return EXYNOS5420_##base; \
Chander Kashyap34076a02012-02-05 23:01:46 +0000284 return EXYNOS5_##base; \
Chander Kashyap72370bb2012-12-25 20:13:38 +0000285 } \
286 return 0; \
Minkyu Kangb1b24682011-01-24 15:22:23 +0900287}
288
289SAMSUNG_BASE(adc, ADC_BASE)
290SAMSUNG_BASE(clock, CLOCK_BASE)
Akshay Saraswata42e55a2013-03-20 21:00:56 +0000291SAMSUNG_BASE(ace_sfr, ACE_SFR_BASE)
Donghwa Lee09552712012-04-05 19:36:10 +0000292SAMSUNG_BASE(sysreg, SYSREG_BASE)
Rajeshwari Shindebb5e46e2012-07-23 21:23:49 +0000293SAMSUNG_BASE(i2c, I2C_BASE)
Rajeshwari Shindecfbe9252012-10-25 19:49:28 +0000294SAMSUNG_BASE(i2s, I2S_BASE)
Donghwa Lee09552712012-04-05 19:36:10 +0000295SAMSUNG_BASE(mipi_dsim, MIPI_DSIM_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900296SAMSUNG_BASE(gpio_part1, GPIO_PART1_BASE)
297SAMSUNG_BASE(gpio_part2, GPIO_PART2_BASE)
298SAMSUNG_BASE(gpio_part3, GPIO_PART3_BASE)
Chander Kashyap34076a02012-02-05 23:01:46 +0000299SAMSUNG_BASE(gpio_part4, GPIO_PART4_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900300SAMSUNG_BASE(pro_id, PRO_ID)
301SAMSUNG_BASE(mmc, MMC_BASE)
302SAMSUNG_BASE(modem, MODEM_BASE)
303SAMSUNG_BASE(sromc, SROMC_BASE)
304SAMSUNG_BASE(swreset, SWRESET)
305SAMSUNG_BASE(timer, PWMTIMER_BASE)
306SAMSUNG_BASE(uart, UART_BASE)
307SAMSUNG_BASE(usb_phy, USBPHY_BASE)
Vivek Gautama48bdb72013-09-14 14:02:46 +0530308SAMSUNG_BASE(usb3_phy, USB3PHY_BASE)
Rajeshwari Shindedad39d42012-05-21 16:38:03 +0530309SAMSUNG_BASE(usb_ehci, USB_HOST_EHCI_BASE)
Vivek Gautama48bdb72013-09-14 14:02:46 +0530310SAMSUNG_BASE(usb_xhci, USB_HOST_XHCI_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900311SAMSUNG_BASE(usb_otg, USBOTG_BASE)
312SAMSUNG_BASE(watchdog, WATCHDOG_BASE)
HeungJun, Kimb3717272012-01-16 21:13:04 +0000313SAMSUNG_BASE(power, POWER_BASE)
Hatim RVd22fe022012-11-02 01:15:35 +0000314SAMSUNG_BASE(spi, SPI_BASE)
315SAMSUNG_BASE(spi_isp, SPI_ISP_BASE)
Inderpal Singh848048a2013-04-04 23:09:20 +0000316SAMSUNG_BASE(tzpc, TZPC_BASE)
Rajeshwari Shindebed24422013-07-04 12:29:17 +0530317SAMSUNG_BASE(dmc_ctrl, DMC_CTRL_BASE)
318SAMSUNG_BASE(dmc_phy, DMC_PHY_BASE)
Rajeshwari Birje2d7f08c2013-12-26 09:44:22 +0530319SAMSUNG_BASE(dmc_tzasc, DMC_TZASC_BASE)
Dani Krishna Mohan65c7ee62013-09-11 16:38:48 +0530320SAMSUNG_BASE(audio_ass, AUDIOSS_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900321#endif
322
Chander Kashyap4131a772011-12-06 23:34:12 +0000323#endif /* _EXYNOS4_CPU_H */