blob: 8c1434fb10e0a13b2fc7a02d0bba7175f7807841 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liu49912402014-11-24 17:11:56 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Shengzhou Liu49912402014-11-24 17:11:56 +08004 */
5
6/*
7 * T1024/T1023 RDB board configuration file
8 */
9
10#ifndef __T1024RDB_H
11#define __T1024RDB_H
12
13/* High Level Configuration Options */
Shengzhou Liu49912402014-11-24 17:11:56 +080014#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Shengzhou Liu49912402014-11-24 17:11:56 +080015#define CONFIG_ENABLE_36BIT_PHYS
16
17#ifdef CONFIG_PHYS_64BIT
18#define CONFIG_ADDR_MAP 1
19#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
20#endif
21
22#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080023#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liu49912402014-11-24 17:11:56 +080024
Shengzhou Liu49912402014-11-24 17:11:56 +080025#define CONFIG_ENV_OVERWRITE
26
27/* support deep sleep */
York Sun7d29dd62016-11-18 13:01:34 -080028#ifdef CONFIG_ARCH_T1024
Shengzhou Liu49912402014-11-24 17:11:56 +080029#define CONFIG_DEEP_SLEEP
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +080030#endif
Shengzhou Liu49912402014-11-24 17:11:56 +080031
32#ifdef CONFIG_RAMBOOT_PBL
33#define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xrdb/t1024_pbi.cfg
Shengzhou Liu49912402014-11-24 17:11:56 +080034#define CONFIG_SPL_FLUSH_IMAGE
Shengzhou Liu49912402014-11-24 17:11:56 +080035#define CONFIG_SPL_PAD_TO 0x40000
36#define CONFIG_SPL_MAX_SIZE 0x28000
37#define RESET_VECTOR_OFFSET 0x27FFC
38#define BOOT_PAGE_OFFSET 0x27000
39#ifdef CONFIG_SPL_BUILD
40#define CONFIG_SPL_SKIP_RELOCATE
41#define CONFIG_SPL_COMMON_INIT_DDR
42#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Shengzhou Liu49912402014-11-24 17:11:56 +080043#endif
44
45#ifdef CONFIG_NAND
Shengzhou Liu49912402014-11-24 17:11:56 +080046#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
tang yuantian8dc02f32014-12-17 15:42:54 +080047#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
48#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Shengzhou Liu49912402014-11-24 17:11:56 +080049#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
York Sunf9a03632016-12-28 08:43:34 -080050#if defined(CONFIG_TARGET_T1024RDB)
Zhao Qiang55107dc2016-09-08 12:55:32 +080051#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_nand_rcw.cfg
York Sun940ee4a2016-12-28 08:43:33 -080052#elif defined(CONFIG_TARGET_T1023RDB)
Zhao Qiang55107dc2016-09-08 12:55:32 +080053#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_nand_rcw.cfg
54#endif
Shengzhou Liu49912402014-11-24 17:11:56 +080055#endif
56
57#ifdef CONFIG_SPIFLASH
tang yuantian8dc02f32014-12-17 15:42:54 +080058#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu49912402014-11-24 17:11:56 +080059#define CONFIG_SPL_SPI_FLASH_MINIMAL
60#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
tang yuantian8dc02f32014-12-17 15:42:54 +080061#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
62#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Shengzhou Liu49912402014-11-24 17:11:56 +080063#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liu49912402014-11-24 17:11:56 +080064#ifndef CONFIG_SPL_BUILD
65#define CONFIG_SYS_MPC85XX_NO_RESETVEC
66#endif
York Sunf9a03632016-12-28 08:43:34 -080067#if defined(CONFIG_TARGET_T1024RDB)
Zhao Qiang55107dc2016-09-08 12:55:32 +080068#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_spi_rcw.cfg
York Sun940ee4a2016-12-28 08:43:33 -080069#elif defined(CONFIG_TARGET_T1023RDB)
Zhao Qiang55107dc2016-09-08 12:55:32 +080070#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_spi_rcw.cfg
71#endif
Shengzhou Liu49912402014-11-24 17:11:56 +080072#endif
73
74#ifdef CONFIG_SDCARD
tang yuantian8dc02f32014-12-17 15:42:54 +080075#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu49912402014-11-24 17:11:56 +080076#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
tang yuantian8dc02f32014-12-17 15:42:54 +080077#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
78#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Shengzhou Liu49912402014-11-24 17:11:56 +080079#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liu49912402014-11-24 17:11:56 +080080#ifndef CONFIG_SPL_BUILD
81#define CONFIG_SYS_MPC85XX_NO_RESETVEC
82#endif
York Sunf9a03632016-12-28 08:43:34 -080083#if defined(CONFIG_TARGET_T1024RDB)
Zhao Qiang55107dc2016-09-08 12:55:32 +080084#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_sd_rcw.cfg
York Sun940ee4a2016-12-28 08:43:33 -080085#elif defined(CONFIG_TARGET_T1023RDB)
Zhao Qiang55107dc2016-09-08 12:55:32 +080086#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_sd_rcw.cfg
87#endif
Shengzhou Liu49912402014-11-24 17:11:56 +080088#endif
89
90#endif /* CONFIG_RAMBOOT_PBL */
91
Shengzhou Liu49912402014-11-24 17:11:56 +080092#ifndef CONFIG_RESET_VECTOR_ADDRESS
93#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
94#endif
95
Shengzhou Liu49912402014-11-24 17:11:56 +080096/* PCIe Boot - Master */
97#define CONFIG_SRIO_PCIE_BOOT_MASTER
98/*
99 * for slave u-boot IMAGE instored in master memory space,
100 * PHYS must be aligned based on the SIZE
101 */
102#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
103#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
104#ifdef CONFIG_PHYS_64BIT
105#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
106#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
107#else
108#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
109#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
110#endif
111/*
112 * for slave UCODE and ENV instored in master memory space,
113 * PHYS must be aligned based on the SIZE
114 */
115#ifdef CONFIG_PHYS_64BIT
116#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
117#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
118#else
119#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
120#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
121#endif
122#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
123/* slave core release by master*/
124#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
125#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
126
127/* PCIe Boot - Slave */
128#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
129#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
130#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
131 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
132/* Set 1M boot space for PCIe boot */
133#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
134#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
135 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
136#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liu49912402014-11-24 17:11:56 +0800137#endif
138
139#if defined(CONFIG_SPIFLASH)
Shengzhou Liu49912402014-11-24 17:11:56 +0800140#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
141#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
York Sunf9a03632016-12-28 08:43:34 -0800142#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu49912402014-11-24 17:11:56 +0800143#define CONFIG_ENV_SECT_SIZE 0x10000
York Sun940ee4a2016-12-28 08:43:33 -0800144#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800145#define CONFIG_ENV_SECT_SIZE 0x40000
146#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800147#elif defined(CONFIG_SDCARD)
Shengzhou Liu49912402014-11-24 17:11:56 +0800148#define CONFIG_SYS_MMC_ENV_DEV 0
149#define CONFIG_ENV_SIZE 0x2000
150#define CONFIG_ENV_OFFSET (512 * 0x800)
151#elif defined(CONFIG_NAND)
Shengzhou Liu49912402014-11-24 17:11:56 +0800152#define CONFIG_ENV_SIZE 0x2000
York Sunf9a03632016-12-28 08:43:34 -0800153#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu49912402014-11-24 17:11:56 +0800154#define CONFIG_ENV_OFFSET (2 * CONFIG_SYS_NAND_BLOCK_SIZE)
York Sun940ee4a2016-12-28 08:43:33 -0800155#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800156#define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
157#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800158#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Shengzhou Liu49912402014-11-24 17:11:56 +0800159#define CONFIG_ENV_ADDR 0xffe20000
160#define CONFIG_ENV_SIZE 0x2000
161#elif defined(CONFIG_ENV_IS_NOWHERE)
162#define CONFIG_ENV_SIZE 0x2000
163#else
Shengzhou Liu49912402014-11-24 17:11:56 +0800164#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
165#define CONFIG_ENV_SIZE 0x2000
166#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
167#endif
168
Shengzhou Liu49912402014-11-24 17:11:56 +0800169#ifndef __ASSEMBLY__
170unsigned long get_board_sys_clk(void);
171unsigned long get_board_ddr_clk(void);
172#endif
173
174#define CONFIG_SYS_CLK_FREQ 100000000
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800175#define CONFIG_DDR_CLK_FREQ 100000000
Shengzhou Liu49912402014-11-24 17:11:56 +0800176
177/*
178 * These can be toggled for performance analysis, otherwise use default.
179 */
180#define CONFIG_SYS_CACHE_STASHING
181#define CONFIG_BACKSIDE_L2_CACHE
182#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
183#define CONFIG_BTB /* toggle branch predition */
184#define CONFIG_DDR_ECC
185#ifdef CONFIG_DDR_ECC
186#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
187#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
188#endif
189
190#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
191#define CONFIG_SYS_MEMTEST_END 0x00400000
Shengzhou Liu49912402014-11-24 17:11:56 +0800192
193/*
194 * Config the L3 Cache as L3 SRAM
195 */
196#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
197#define CONFIG_SYS_L3_SIZE (256 << 10)
198#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
199#ifdef CONFIG_RAMBOOT_PBL
200#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
201#endif
202#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
203#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
204#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Shengzhou Liu49912402014-11-24 17:11:56 +0800205
206#ifdef CONFIG_PHYS_64BIT
207#define CONFIG_SYS_DCSRBAR 0xf0000000
208#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
209#endif
210
211/* EEPROM */
212#define CONFIG_ID_EEPROM
213#define CONFIG_SYS_I2C_EEPROM_NXID
214#define CONFIG_SYS_EEPROM_BUS_NUM 0
215#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
216#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
217#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
218#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
219
220/*
221 * DDR Setup
222 */
223#define CONFIG_VERY_BIG_RAM
224#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
225#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
226#define CONFIG_DIMM_SLOTS_PER_CTLR 1
227#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
York Sunf9a03632016-12-28 08:43:34 -0800228#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu49912402014-11-24 17:11:56 +0800229#define CONFIG_DDR_SPD
Shengzhou Liu49912402014-11-24 17:11:56 +0800230#define CONFIG_SYS_SPD_BUS_NUM 0
231#define SPD_EEPROM_ADDRESS 0x51
Shengzhou Liu49912402014-11-24 17:11:56 +0800232#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
York Sun940ee4a2016-12-28 08:43:33 -0800233#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800234#define CONFIG_SYS_DDR_RAW_TIMING
235#define CONFIG_SYS_SDRAM_SIZE 2048
236#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800237
238/*
239 * IFC Definitions
240 */
241#define CONFIG_SYS_FLASH_BASE 0xe8000000
242#ifdef CONFIG_PHYS_64BIT
243#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
244#else
245#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
246#endif
247
248#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
249#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
250 CSPR_PORT_SIZE_16 | \
251 CSPR_MSEL_NOR | \
252 CSPR_V)
253#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
254
255/* NOR Flash Timing Params */
York Sunf9a03632016-12-28 08:43:34 -0800256#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu49912402014-11-24 17:11:56 +0800257#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
York Sun940ee4a2016-12-28 08:43:33 -0800258#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liu0a197892015-06-17 16:37:01 +0800259#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800260 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
261#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800262#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
263 FTIM0_NOR_TEADC(0x5) | \
264 FTIM0_NOR_TEAHC(0x5))
265#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
266 FTIM1_NOR_TRAD_NOR(0x1A) |\
267 FTIM1_NOR_TSEQRAD_NOR(0x13))
268#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
269 FTIM2_NOR_TCH(0x4) | \
270 FTIM2_NOR_TWPH(0x0E) | \
271 FTIM2_NOR_TWP(0x1c))
272#define CONFIG_SYS_NOR_FTIM3 0x0
273
274#define CONFIG_SYS_FLASH_QUIET_TEST
275#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
276
277#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
278#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
279#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
280#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
281
282#define CONFIG_SYS_FLASH_EMPTY_INFO
283#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
284
York Sunf9a03632016-12-28 08:43:34 -0800285#ifdef CONFIG_TARGET_T1024RDB
Shengzhou Liu49912402014-11-24 17:11:56 +0800286/* CPLD on IFC */
287#define CONFIG_SYS_CPLD_BASE 0xffdf0000
288#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
289#define CONFIG_SYS_CSPR2_EXT (0xf)
290#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
291 | CSPR_PORT_SIZE_8 \
292 | CSPR_MSEL_GPCM \
293 | CSPR_V)
294#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
295#define CONFIG_SYS_CSOR2 0x0
296
297/* CPLD Timing parameters for IFC CS2 */
298#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
299 FTIM0_GPCM_TEADC(0x0e) | \
300 FTIM0_GPCM_TEAHC(0x0e))
301#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
302 FTIM1_GPCM_TRAD(0x1f))
303#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
304 FTIM2_GPCM_TCH(0x8) | \
305 FTIM2_GPCM_TWP(0x1f))
306#define CONFIG_SYS_CS2_FTIM3 0x0
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800307#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800308
309/* NAND Flash on IFC */
310#define CONFIG_NAND_FSL_IFC
311#define CONFIG_SYS_NAND_BASE 0xff800000
312#ifdef CONFIG_PHYS_64BIT
313#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
314#else
315#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
316#endif
317#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
318#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
319 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
320 | CSPR_MSEL_NAND /* MSEL = NAND */ \
321 | CSPR_V)
322#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
323
York Sunf9a03632016-12-28 08:43:34 -0800324#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu49912402014-11-24 17:11:56 +0800325#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
326 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
327 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
328 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
329 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
330 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
331 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800332#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
York Sun940ee4a2016-12-28 08:43:33 -0800333#elif defined(CONFIG_TARGET_T1023RDB)
Jaiprakash Singhc4e609f2015-05-22 15:21:07 +0530334#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
335 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
336 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800337 | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \
338 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
339 | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \
340 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
341#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
342#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800343
344#define CONFIG_SYS_NAND_ONFI_DETECTION
Shengzhou Liu49912402014-11-24 17:11:56 +0800345/* ONFI NAND Flash mode0 Timing Params */
346#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
347 FTIM0_NAND_TWP(0x18) | \
348 FTIM0_NAND_TWCHT(0x07) | \
349 FTIM0_NAND_TWH(0x0a))
350#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
351 FTIM1_NAND_TWBE(0x39) | \
352 FTIM1_NAND_TRR(0x0e) | \
353 FTIM1_NAND_TRP(0x18))
354#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
355 FTIM2_NAND_TREH(0x0a) | \
356 FTIM2_NAND_TWHRE(0x1e))
357#define CONFIG_SYS_NAND_FTIM3 0x0
358
359#define CONFIG_SYS_NAND_DDR_LAW 11
360#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
361#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liu49912402014-11-24 17:11:56 +0800362
Shengzhou Liu49912402014-11-24 17:11:56 +0800363#if defined(CONFIG_NAND)
364#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
365#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
366#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
367#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
368#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
369#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
370#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
371#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
372#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
373#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
374#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
375#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
376#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
377#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
378#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
379#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
380#else
381#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
382#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
383#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
384#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
385#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
386#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
387#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
388#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
389#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
390#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
391#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
392#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
393#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
394#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
395#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
396#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
397#endif
398
399#ifdef CONFIG_SPL_BUILD
400#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
401#else
402#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
403#endif
404
405#if defined(CONFIG_RAMBOOT_PBL)
406#define CONFIG_SYS_RAMBOOT
407#endif
408
Shengzhou Liu49912402014-11-24 17:11:56 +0800409#define CONFIG_HWCONFIG
410
411/* define to use L1 as initial stack */
412#define CONFIG_L1_INIT_RAM
413#define CONFIG_SYS_INIT_RAM_LOCK
414#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
415#ifdef CONFIG_PHYS_64BIT
416#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700417#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liu49912402014-11-24 17:11:56 +0800418/* The assembler doesn't like typecast */
419#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
420 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
421 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
422#else
York Sunee7b4832015-08-17 13:31:51 -0700423#define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
Shengzhou Liu49912402014-11-24 17:11:56 +0800424#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
425#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
426#endif
427#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
428
429#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
430 GENERATED_GBL_DATA_SIZE)
431#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
432
433#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
434#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
435
436/* Serial Port */
Shengzhou Liu49912402014-11-24 17:11:56 +0800437#define CONFIG_SYS_NS16550_SERIAL
438#define CONFIG_SYS_NS16550_REG_SIZE 1
439#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
440
441#define CONFIG_SYS_BAUDRATE_TABLE \
442 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
443
444#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
445#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
446#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
447#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Shengzhou Liu49912402014-11-24 17:11:56 +0800448
Shengzhou Liu49912402014-11-24 17:11:56 +0800449/* Video */
450#undef CONFIG_FSL_DIU_FB /* RDB doesn't support DIU */
451#ifdef CONFIG_FSL_DIU_FB
452#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
Shengzhou Liu49912402014-11-24 17:11:56 +0800453#define CONFIG_VIDEO_LOGO
454#define CONFIG_VIDEO_BMP_LOGO
455#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
456/*
457 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
458 * disable empty flash sector detection, which is I/O-intensive.
459 */
460#undef CONFIG_SYS_FLASH_EMPTY_INFO
461#endif
462
Shengzhou Liu49912402014-11-24 17:11:56 +0800463/* I2C */
464#define CONFIG_SYS_I2C
465#define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
466#define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */
467#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
468#define CONFIG_SYS_FSL_I2C2_SPEED 50000 /* I2C speed in Hz */
469#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
470#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
471#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
472
Shengzhou Liu0a197892015-06-17 16:37:01 +0800473#define I2C_PCA6408_BUS_NUM 1
474#define I2C_PCA6408_ADDR 0x20
Shengzhou Liu49912402014-11-24 17:11:56 +0800475
476/* I2C bus multiplexer */
477#define I2C_MUX_CH_DEFAULT 0x8
478
479/*
480 * RTC configuration
481 */
482#define RTC
483#define CONFIG_RTC_DS1337 1
484#define CONFIG_SYS_I2C_RTC_ADDR 0x68
485
486/*
487 * eSPI - Enhanced SPI
488 */
Shengzhou Liu49912402014-11-24 17:11:56 +0800489
490/*
491 * General PCIe
492 * Memory space is mapped 1-1, but I/O space must start from 0.
493 */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400494#define CONFIG_PCIE1 /* PCIE controller 1 */
495#define CONFIG_PCIE2 /* PCIE controller 2 */
496#define CONFIG_PCIE3 /* PCIE controller 3 */
Shengzhou Liu49912402014-11-24 17:11:56 +0800497#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Shengzhou Liu49912402014-11-24 17:11:56 +0800498
499#ifdef CONFIG_PCI
500/* controller 1, direct to uli, tgtid 3, Base address 20000 */
501#ifdef CONFIG_PCIE1
502#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Shengzhou Liu49912402014-11-24 17:11:56 +0800503#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Shengzhou Liu49912402014-11-24 17:11:56 +0800504#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Shengzhou Liu49912402014-11-24 17:11:56 +0800505#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liu49912402014-11-24 17:11:56 +0800506#endif
507
508/* controller 2, Slot 2, tgtid 2, Base address 201000 */
509#ifdef CONFIG_PCIE2
510#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
Shengzhou Liu49912402014-11-24 17:11:56 +0800511#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
Shengzhou Liu49912402014-11-24 17:11:56 +0800512#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Shengzhou Liu49912402014-11-24 17:11:56 +0800513#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liu49912402014-11-24 17:11:56 +0800514#endif
515
516/* controller 3, Slot 1, tgtid 1, Base address 202000 */
517#ifdef CONFIG_PCIE3
518#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Shengzhou Liu49912402014-11-24 17:11:56 +0800519#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Shengzhou Liu49912402014-11-24 17:11:56 +0800520#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Shengzhou Liu49912402014-11-24 17:11:56 +0800521#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Shengzhou Liu49912402014-11-24 17:11:56 +0800522#endif
Hou Zhiqiang38a02b52019-08-27 11:03:34 +0000523
524#if !defined(CONFIG_DM_PCI)
525#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
526#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
527#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
528#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
529#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
530#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
531#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
532#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
533#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
534#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
535#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
536#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Shengzhou Liu49912402014-11-24 17:11:56 +0800537#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Hou Zhiqiang38a02b52019-08-27 11:03:34 +0000538#define CONFIG_PCI_INDIRECT_BRIDGE
Shengzhou Liu49912402014-11-24 17:11:56 +0800539#endif
540
Shengzhou Liu49912402014-11-24 17:11:56 +0800541#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Shengzhou Liu49912402014-11-24 17:11:56 +0800542#endif /* CONFIG_PCI */
543
544/*
545 * USB
546 */
547#define CONFIG_HAS_FSL_DR_USB
548
549#ifdef CONFIG_HAS_FSL_DR_USB
Shengzhou Liu49912402014-11-24 17:11:56 +0800550#define CONFIG_USB_EHCI_FSL
551#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Shengzhou Liu49912402014-11-24 17:11:56 +0800552#endif
553
554/*
555 * SDHC
556 */
Shengzhou Liu49912402014-11-24 17:11:56 +0800557#ifdef CONFIG_MMC
Shengzhou Liu49912402014-11-24 17:11:56 +0800558#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Shengzhou Liu49912402014-11-24 17:11:56 +0800559#endif
560
561/* Qman/Bman */
562#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500563#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Shengzhou Liu49912402014-11-24 17:11:56 +0800564#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
565#ifdef CONFIG_PHYS_64BIT
566#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
567#else
568#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
569#endif
570#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500571#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
572#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
573#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
574#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
575#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
576 CONFIG_SYS_BMAN_CENA_SIZE)
577#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
578#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500579#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Shengzhou Liu49912402014-11-24 17:11:56 +0800580#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
581#ifdef CONFIG_PHYS_64BIT
582#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
583#else
584#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
585#endif
586#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500587#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
588#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
589#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
590#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
591#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
592 CONFIG_SYS_QMAN_CENA_SIZE)
593#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
594#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu49912402014-11-24 17:11:56 +0800595
596#define CONFIG_SYS_DPAA_FMAN
597
Shengzhou Liu49912402014-11-24 17:11:56 +0800598/* Default address of microcode for the Linux FMan driver */
599#if defined(CONFIG_SPIFLASH)
600/*
601 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
602 * env, so we got 0x110000.
603 */
Shengzhou Liu49912402014-11-24 17:11:56 +0800604#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
605#define CONFIG_SYS_QE_FW_ADDR 0x130000
606#elif defined(CONFIG_SDCARD)
607/*
608 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
609 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
610 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820).
611 */
Shengzhou Liu49912402014-11-24 17:11:56 +0800612#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
613#define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
614#elif defined(CONFIG_NAND)
York Sunf9a03632016-12-28 08:43:34 -0800615#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu49912402014-11-24 17:11:56 +0800616#define CONFIG_SYS_FMAN_FW_ADDR (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
617#define CONFIG_SYS_QE_FW_ADDR (4 * CONFIG_SYS_NAND_BLOCK_SIZE)
York Sun940ee4a2016-12-28 08:43:33 -0800618#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800619#define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
620#define CONFIG_SYS_QE_FW_ADDR (12 * CONFIG_SYS_NAND_BLOCK_SIZE)
621#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800622#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
623/*
624 * Slave has no ucode locally, it can fetch this from remote. When implementing
625 * in two corenet boards, slave's ucode could be stored in master's memory
626 * space, the address can be mapped from slave TLB->slave LAW->
627 * slave SRIO or PCIE outbound window->master inbound window->
628 * master LAW->the ucode address in master's memory space.
629 */
Shengzhou Liu49912402014-11-24 17:11:56 +0800630#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
631#else
Shengzhou Liu49912402014-11-24 17:11:56 +0800632#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
633#define CONFIG_SYS_QE_FW_ADDR 0xEFE00000
634#endif
635#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
636#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
637#endif /* CONFIG_NOBQFMAN */
638
639#ifdef CONFIG_SYS_DPAA_FMAN
Shengzhou Liu49912402014-11-24 17:11:56 +0800640#define CONFIG_PHY_REALTEK
York Sunf9a03632016-12-28 08:43:34 -0800641#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu49912402014-11-24 17:11:56 +0800642#define RGMII_PHY1_ADDR 0x2
643#define RGMII_PHY2_ADDR 0x6
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800644#define SGMII_AQR_PHY_ADDR 0x2
Shengzhou Liu49912402014-11-24 17:11:56 +0800645#define FM1_10GEC1_PHY_ADDR 0x1
York Sun940ee4a2016-12-28 08:43:33 -0800646#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800647#define RGMII_PHY1_ADDR 0x1
648#define SGMII_RTK_PHY_ADDR 0x3
649#define SGMII_AQR_PHY_ADDR 0x2
650#endif
Shengzhou Liu49912402014-11-24 17:11:56 +0800651#endif
652
653#ifdef CONFIG_FMAN_ENET
Shengzhou Liu49912402014-11-24 17:11:56 +0800654#define CONFIG_ETHPRIME "FM1@DTSEC4"
Shengzhou Liu49912402014-11-24 17:11:56 +0800655#endif
656
657/*
658 * Dynamic MTD Partition support with mtdparts
659 */
Shengzhou Liu49912402014-11-24 17:11:56 +0800660
661/*
662 * Environment
663 */
664#define CONFIG_LOADS_ECHO /* echo on for serial download */
665#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
666
667/*
Shengzhou Liu49912402014-11-24 17:11:56 +0800668 * Miscellaneous configurable options
669 */
Shengzhou Liu49912402014-11-24 17:11:56 +0800670#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Shengzhou Liu49912402014-11-24 17:11:56 +0800671
672/*
673 * For booting Linux, the board info and command line data
674 * have to be in the first 64 MB of memory, since this is
675 * the maximum mapped by the Linux kernel during initialization.
676 */
677#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
678#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
679
680#ifdef CONFIG_CMD_KGDB
681#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
682#endif
683
684/*
685 * Environment Configuration
686 */
687#define CONFIG_ROOTPATH "/opt/nfsroot"
688#define CONFIG_BOOTFILE "uImage"
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800689#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Shengzhou Liu49912402014-11-24 17:11:56 +0800690#define CONFIG_LOADADDR 1000000 /* default location for tftp, bootm */
Shengzhou Liu49912402014-11-24 17:11:56 +0800691#define __USB_PHY_TYPE utmi
692
York Sun7d29dd62016-11-18 13:01:34 -0800693#ifdef CONFIG_ARCH_T1024
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800694#define CONFIG_BOARDNAME t1024rdb
695#define BANK_INTLV cs0_cs1
Shengzhou Liu49912402014-11-24 17:11:56 +0800696#else
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800697#define CONFIG_BOARDNAME t1023rdb
698#define BANK_INTLV null
Shengzhou Liu49912402014-11-24 17:11:56 +0800699#endif
700
701#define CONFIG_EXTRA_ENV_SETTINGS \
702 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Shengzhou Liu00d7e5b2015-03-27 15:48:34 +0800703 "bank_intlv=" __stringify(BANK_INTLV) "\0" \
Shengzhou Liu49912402014-11-24 17:11:56 +0800704 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
705 "ramdiskfile=" __stringify(CONFIG_BOARDNAME) "/ramdisk.uboot\0" \
706 "fdtfile=" __stringify(CONFIG_BOARDNAME) "/" \
707 __stringify(CONFIG_BOARDNAME) ".dtb\0" \
708 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
709 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
710 "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
711 "netdev=eth0\0" \
712 "tftpflash=tftpboot $loadaddr $uboot && " \
713 "protect off $ubootaddr +$filesize && " \
714 "erase $ubootaddr +$filesize && " \
715 "cp.b $loadaddr $ubootaddr $filesize && " \
716 "protect on $ubootaddr +$filesize && " \
717 "cmp.b $loadaddr $ubootaddr $filesize\0" \
718 "consoledev=ttyS0\0" \
719 "ramdiskaddr=2000000\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500720 "fdtaddr=1e00000\0" \
Shengzhou Liu49912402014-11-24 17:11:56 +0800721 "bdev=sda3\0"
722
723#define CONFIG_LINUX \
724 "setenv bootargs root=/dev/ram rw " \
725 "console=$consoledev,$baudrate $othbootargs;" \
726 "setenv ramdiskaddr 0x02000000;" \
727 "setenv fdtaddr 0x00c00000;" \
728 "setenv loadaddr 0x1000000;" \
729 "bootm $loadaddr $ramdiskaddr $fdtaddr"
730
Shengzhou Liu49912402014-11-24 17:11:56 +0800731#define CONFIG_NFSBOOTCOMMAND \
732 "setenv bootargs root=/dev/nfs rw " \
733 "nfsroot=$serverip:$rootpath " \
734 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
735 "console=$consoledev,$baudrate $othbootargs;" \
736 "tftp $loadaddr $bootfile;" \
737 "tftp $fdtaddr $fdtfile;" \
738 "bootm $loadaddr - $fdtaddr"
739
740#define CONFIG_BOOTCOMMAND CONFIG_LINUX
741
Shengzhou Liu49912402014-11-24 17:11:56 +0800742#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530743
Shengzhou Liu49912402014-11-24 17:11:56 +0800744#endif /* __T1024RDB_H */