wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 1 | /* |
wdenk | 8d5d28a | 2005-04-02 22:37:54 +0000 | [diff] [blame] | 2 | * (C) Copyright 2001-2005 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 3 | * Wolfgang Denk, DENX Software Engineering, wd@denx.de. |
| 4 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | /* |
| 9 | * |
| 10 | * Configuration settings for the CU824 board. |
| 11 | * |
| 12 | */ |
| 13 | |
| 14 | /* ------------------------------------------------------------------------- */ |
| 15 | |
| 16 | /* |
| 17 | * board/config.h - configuration options, board specific |
| 18 | */ |
| 19 | |
| 20 | #ifndef __CONFIG_H |
| 21 | #define __CONFIG_H |
| 22 | |
| 23 | /* |
| 24 | * High Level Configuration Options |
| 25 | * (easy to change) |
| 26 | */ |
| 27 | |
| 28 | #define CONFIG_MPC824X 1 |
| 29 | #define CONFIG_MPC8240 1 |
| 30 | #define CONFIG_CU824 1 |
| 31 | |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 32 | #define CONFIG_SYS_TEXT_BASE 0xFFF00000 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 33 | |
| 34 | #define CONFIG_CONS_INDEX 1 |
| 35 | #define CONFIG_BAUDRATE 9600 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 36 | |
Wolfgang Denk | 1baed66 | 2008-03-03 12:16:44 +0100 | [diff] [blame] | 37 | #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo" |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 38 | |
| 39 | #define CONFIG_BOOTCOMMAND "bootm FE020000" /* autoboot command */ |
| 40 | #define CONFIG_BOOTDELAY 5 |
| 41 | |
Jon Loeliger | 1cb2cb6 | 2007-07-09 21:16:53 -0500 | [diff] [blame] | 42 | /* |
| 43 | * BOOTP options |
| 44 | */ |
| 45 | #define CONFIG_BOOTP_SUBNETMASK |
| 46 | #define CONFIG_BOOTP_GATEWAY |
| 47 | #define CONFIG_BOOTP_HOSTNAME |
| 48 | #define CONFIG_BOOTP_BOOTPATH |
| 49 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 50 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 51 | |
wdenk | 8d5d28a | 2005-04-02 22:37:54 +0000 | [diff] [blame] | 52 | #define CONFIG_TIMESTAMP /* Print image info with timestamp */ |
| 53 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 54 | |
Jon Loeliger | 8c5f4a4 | 2007-07-05 19:52:35 -0500 | [diff] [blame] | 55 | /* |
| 56 | * Command line configuration. |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 57 | */ |
Jon Loeliger | 8c5f4a4 | 2007-07-05 19:52:35 -0500 | [diff] [blame] | 58 | #include <config_cmd_default.h> |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 59 | |
Wolfgang Denk | 15e8757 | 2007-08-06 01:01:49 +0200 | [diff] [blame] | 60 | #define CONFIG_CMD_BEDBUG |
Jon Loeliger | 8c5f4a4 | 2007-07-05 19:52:35 -0500 | [diff] [blame] | 61 | #define CONFIG_CMD_DHCP |
| 62 | #define CONFIG_CMD_PCI |
| 63 | #define CONFIG_CMD_NFS |
| 64 | #define CONFIG_CMD_SNTP |
| 65 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 66 | |
| 67 | /* |
| 68 | * Miscellaneous configurable options |
| 69 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 70 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 71 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 72 | |
| 73 | #if 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 74 | #define CONFIG_SYS_HUSH_PARSER 1 /* use "hush" command parser */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 75 | #endif |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 76 | |
| 77 | /* Print Buffer Size |
| 78 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 79 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 80 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 81 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 82 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
| 83 | #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* Default load address */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 84 | |
| 85 | /*----------------------------------------------------------------------- |
| 86 | * Start addresses for the final memory configuration |
| 87 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 88 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 89 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 90 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 91 | #define CONFIG_SYS_FLASH_BASE 0xFF000000 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 92 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 93 | #define CONFIG_SYS_RESET_ADDRESS 0xFFF00100 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 94 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 95 | #define CONFIG_SYS_EUMB_ADDR 0xFCE00000 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 96 | |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 97 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 98 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 99 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
| 100 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 101 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 102 | #define CONFIG_SYS_MEMTEST_START 0x00004000 /* memtest works on */ |
| 103 | #define CONFIG_SYS_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 104 | |
| 105 | /* Maximum amount of RAM. |
| 106 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 107 | #define CONFIG_SYS_MAX_RAM_SIZE 0x10000000 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 108 | |
| 109 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 110 | #if CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE |
| 111 | #undef CONFIG_SYS_RAMBOOT |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 112 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 113 | #define CONFIG_SYS_RAMBOOT |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 114 | #endif |
| 115 | |
| 116 | |
| 117 | /*----------------------------------------------------------------------- |
| 118 | * Definitions for initial stack pointer and data area |
| 119 | */ |
| 120 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 121 | #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 122 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 123 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 124 | |
| 125 | /* |
| 126 | * NS16550 Configuration |
| 127 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 128 | #define CONFIG_SYS_NS16550 |
| 129 | #define CONFIG_SYS_NS16550_SERIAL |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 130 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 131 | #define CONFIG_SYS_NS16550_REG_SIZE 4 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 132 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 133 | #define CONFIG_SYS_NS16550_CLK (14745600 / 2) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 134 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 135 | #define CONFIG_SYS_NS16550_COM1 0xFE800080 |
| 136 | #define CONFIG_SYS_NS16550_COM2 0xFE8000C0 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 137 | |
| 138 | /* |
| 139 | * Low Level Configuration Settings |
| 140 | * (address mappings, register initial values, etc.) |
| 141 | * You should know what you are doing if you make changes here. |
| 142 | * For the detail description refer to the MPC8240 user's manual. |
| 143 | */ |
| 144 | |
| 145 | #define CONFIG_SYS_CLK_FREQ 33000000 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 146 | |
| 147 | /* Bit-field values for MCCR1. |
| 148 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 149 | #define CONFIG_SYS_ROMNAL 0 |
| 150 | #define CONFIG_SYS_ROMFAL 7 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 151 | |
| 152 | /* Bit-field values for MCCR2. |
| 153 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 154 | #define CONFIG_SYS_REFINT 430 /* Refresh interval */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 155 | |
| 156 | /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4. |
| 157 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 158 | #define CONFIG_SYS_BSTOPRE 192 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 159 | |
| 160 | /* Bit-field values for MCCR3. |
| 161 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 162 | #define CONFIG_SYS_REFREC 2 /* Refresh to activate interval */ |
| 163 | #define CONFIG_SYS_RDLAT 3 /* Data latancy from read command */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 164 | |
| 165 | /* Bit-field values for MCCR4. |
| 166 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 167 | #define CONFIG_SYS_PRETOACT 2 /* Precharge to activate interval */ |
| 168 | #define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval */ |
| 169 | #define CONFIG_SYS_SDMODE_CAS_LAT 2 /* SDMODE CAS latancy */ |
| 170 | #define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */ |
| 171 | #define CONFIG_SYS_SDMODE_BURSTLEN 2 /* SDMODE Burst length */ |
| 172 | #define CONFIG_SYS_ACTORW 2 |
| 173 | #define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 174 | |
| 175 | /* Memory bank settings. |
| 176 | * Only bits 20-29 are actually used from these vales to set the |
| 177 | * start/end addresses. The upper two bits will always be 0, and the lower |
| 178 | * 20 bits will be 0x00000 for a start address, or 0xfffff for an end |
| 179 | * address. Refer to the MPC8240 book. |
| 180 | */ |
| 181 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 182 | #define CONFIG_SYS_BANK0_START 0x00000000 |
| 183 | #define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE - 1) |
| 184 | #define CONFIG_SYS_BANK0_ENABLE 1 |
| 185 | #define CONFIG_SYS_BANK1_START 0x3ff00000 |
| 186 | #define CONFIG_SYS_BANK1_END 0x3fffffff |
| 187 | #define CONFIG_SYS_BANK1_ENABLE 0 |
| 188 | #define CONFIG_SYS_BANK2_START 0x3ff00000 |
| 189 | #define CONFIG_SYS_BANK2_END 0x3fffffff |
| 190 | #define CONFIG_SYS_BANK2_ENABLE 0 |
| 191 | #define CONFIG_SYS_BANK3_START 0x3ff00000 |
| 192 | #define CONFIG_SYS_BANK3_END 0x3fffffff |
| 193 | #define CONFIG_SYS_BANK3_ENABLE 0 |
| 194 | #define CONFIG_SYS_BANK4_START 0x3ff00000 |
| 195 | #define CONFIG_SYS_BANK4_END 0x3fffffff |
| 196 | #define CONFIG_SYS_BANK4_ENABLE 0 |
| 197 | #define CONFIG_SYS_BANK5_START 0x3ff00000 |
| 198 | #define CONFIG_SYS_BANK5_END 0x3fffffff |
| 199 | #define CONFIG_SYS_BANK5_ENABLE 0 |
| 200 | #define CONFIG_SYS_BANK6_START 0x3ff00000 |
| 201 | #define CONFIG_SYS_BANK6_END 0x3fffffff |
| 202 | #define CONFIG_SYS_BANK6_ENABLE 0 |
| 203 | #define CONFIG_SYS_BANK7_START 0x3ff00000 |
| 204 | #define CONFIG_SYS_BANK7_END 0x3fffffff |
| 205 | #define CONFIG_SYS_BANK7_ENABLE 0 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 206 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 207 | #define CONFIG_SYS_ODCR 0xff |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 208 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 209 | #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) |
| 210 | #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 211 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 212 | #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE) |
| 213 | #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 214 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 215 | #define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT) |
| 216 | #define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 217 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 218 | #define CONFIG_SYS_IBAT3L (0xFC000000 | BATL_PP_10 | BATL_CACHEINHIBIT) |
| 219 | #define CONFIG_SYS_IBAT3U (0xFC000000 | BATU_BL_64M | BATU_VS | BATU_VP) |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 220 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 221 | #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L |
| 222 | #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U |
| 223 | #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L |
| 224 | #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U |
| 225 | #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L |
| 226 | #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U |
| 227 | #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L |
| 228 | #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 229 | |
| 230 | /* |
| 231 | * For booting Linux, the board info and command line data |
| 232 | * have to be in the first 8 MB of memory, since this is |
| 233 | * the maximum mapped by the Linux kernel during initialization. |
| 234 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 235 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 236 | |
| 237 | /*----------------------------------------------------------------------- |
| 238 | * FLASH organization |
| 239 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 240 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* Max number of flash banks */ |
| 241 | #define CONFIG_SYS_MAX_FLASH_SECT 39 /* Max number of sectors in one bank */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 242 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 243 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 244 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 245 | |
| 246 | /* Warining: environment is not EMBEDDED in the U-Boot code. |
| 247 | * It's stored in flash separately. |
| 248 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 249 | #define CONFIG_ENV_IS_IN_FLASH 1 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 250 | #if 0 |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 251 | #define CONFIG_ENV_ADDR 0xFF008000 |
| 252 | #define CONFIG_ENV_SIZE 0x8000 /* Size of the Environment Sector */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 253 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 254 | #define CONFIG_ENV_ADDR 0xFFFC0000 |
| 255 | #define CONFIG_ENV_SIZE 0x4000 /* Size of the Environment */ |
| 256 | #define CONFIG_ENV_OFFSET 0 /* starting right at the beginning */ |
| 257 | #define CONFIG_ENV_SECT_SIZE 0x40000 /* Size of the Environment Sector */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 258 | #endif |
| 259 | |
| 260 | /*----------------------------------------------------------------------- |
| 261 | * Cache Configuration |
| 262 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 263 | #define CONFIG_SYS_CACHELINE_SIZE 32 |
Jon Loeliger | 8c5f4a4 | 2007-07-05 19:52:35 -0500 | [diff] [blame] | 264 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 265 | # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 266 | #endif |
| 267 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 268 | /*----------------------------------------------------------------------- |
| 269 | * PCI stuff |
| 270 | *----------------------------------------------------------------------- |
| 271 | */ |
| 272 | #define CONFIG_PCI /* include pci support */ |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 273 | #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 274 | #undef CONFIG_PCI_PNP |
| 275 | |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 276 | |
| 277 | #define CONFIG_TULIP |
| 278 | #define CONFIG_TULIP_USE_IO |
| 279 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 280 | #define CONFIG_SYS_ETH_DEV_FN 0x7800 |
| 281 | #define CONFIG_SYS_ETH_IOBASE 0x00104000 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 282 | |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 283 | #define CONFIG_EEPRO100 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 284 | #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */ |
wdenk | ef5fe75 | 2003-03-12 10:41:04 +0000 | [diff] [blame] | 285 | #define PCI_ENET0_IOADDR 0x00104000 |
| 286 | #define PCI_ENET0_MEMADDR 0x80000000 |
wdenk | c609719 | 2002-11-03 00:24:07 +0000 | [diff] [blame] | 287 | #endif /* __CONFIG_H */ |