blob: 4a3f2bc8a41fed8450c5e7ab4be1cf4fab875323 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
wdenk8d5d28a2005-04-02 22:37:54 +00002 * (C) Copyright 2001-2005
wdenkc6097192002-11-03 00:24:07 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 *
26 * Configuration settings for the CU824 board.
27 *
28 */
29
30/* ------------------------------------------------------------------------- */
31
32/*
33 * board/config.h - configuration options, board specific
34 */
35
36#ifndef __CONFIG_H
37#define __CONFIG_H
38
39/*
40 * High Level Configuration Options
41 * (easy to change)
42 */
43
44#define CONFIG_MPC824X 1
45#define CONFIG_MPC8240 1
46#define CONFIG_CU824 1
47
48
49#define CONFIG_CONS_INDEX 1
50#define CONFIG_BAUDRATE 9600
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenkc6097192002-11-03 00:24:07 +000052
Wolfgang Denk1baed662008-03-03 12:16:44 +010053#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
wdenkc6097192002-11-03 00:24:07 +000054
55#define CONFIG_BOOTCOMMAND "bootm FE020000" /* autoboot command */
56#define CONFIG_BOOTDELAY 5
57
Jon Loeliger1cb2cb62007-07-09 21:16:53 -050058/*
59 * BOOTP options
60 */
61#define CONFIG_BOOTP_SUBNETMASK
62#define CONFIG_BOOTP_GATEWAY
63#define CONFIG_BOOTP_HOSTNAME
64#define CONFIG_BOOTP_BOOTPATH
65#define CONFIG_BOOTP_BOOTFILESIZE
66
wdenkc6097192002-11-03 00:24:07 +000067
wdenk8d5d28a2005-04-02 22:37:54 +000068#define CONFIG_TIMESTAMP /* Print image info with timestamp */
69
wdenkc6097192002-11-03 00:24:07 +000070
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050071/*
72 * Command line configuration.
wdenkc6097192002-11-03 00:24:07 +000073 */
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050074#include <config_cmd_default.h>
wdenkc6097192002-11-03 00:24:07 +000075
Wolfgang Denk15e87572007-08-06 01:01:49 +020076#define CONFIG_CMD_BEDBUG
Jon Loeliger8c5f4a42007-07-05 19:52:35 -050077#define CONFIG_CMD_DHCP
78#define CONFIG_CMD_PCI
79#define CONFIG_CMD_NFS
80#define CONFIG_CMD_SNTP
81
wdenkc6097192002-11-03 00:24:07 +000082
83/*
84 * Miscellaneous configurable options
85 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_LONGHELP /* undef to save memory */
87#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
88#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc6097192002-11-03 00:24:07 +000089
90#if 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_HUSH_PARSER 1 /* use "hush" command parser */
wdenkc6097192002-11-03 00:24:07 +000092#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#ifdef CONFIG_SYS_HUSH_PARSER
94#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
wdenkc6097192002-11-03 00:24:07 +000095#endif
96
97/* Print Buffer Size
98 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
wdenkc6097192002-11-03 00:24:07 +0000100
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
102#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
103#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* Default load address */
wdenkc6097192002-11-03 00:24:07 +0000104
105/*-----------------------------------------------------------------------
106 * Start addresses for the final memory configuration
107 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkc6097192002-11-03 00:24:07 +0000109 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_SDRAM_BASE 0x00000000
111#define CONFIG_SYS_FLASH_BASE 0xFF000000
wdenkc6097192002-11-03 00:24:07 +0000112
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
wdenkc6097192002-11-03 00:24:07 +0000114
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_EUMB_ADDR 0xFCE00000
wdenkc6097192002-11-03 00:24:07 +0000116
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_MONITOR_BASE TEXT_BASE
wdenkc6097192002-11-03 00:24:07 +0000118
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
120#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenkc6097192002-11-03 00:24:07 +0000121
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_MEMTEST_START 0x00004000 /* memtest works on */
123#define CONFIG_SYS_MEMTEST_END 0x02000000 /* 0 ... 32 MB in DRAM */
wdenkc6097192002-11-03 00:24:07 +0000124
125 /* Maximum amount of RAM.
126 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127#define CONFIG_SYS_MAX_RAM_SIZE 0x10000000
wdenkc6097192002-11-03 00:24:07 +0000128
129
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#if CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE
131#undef CONFIG_SYS_RAMBOOT
wdenkc6097192002-11-03 00:24:07 +0000132#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_RAMBOOT
wdenkc6097192002-11-03 00:24:07 +0000134#endif
135
136
137/*-----------------------------------------------------------------------
138 * Definitions for initial stack pointer and data area
139 */
140
141 /* Size in bytes reserved for initial data
142 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_GBL_DATA_SIZE 128
wdenkc6097192002-11-03 00:24:07 +0000144
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
146#define CONFIG_SYS_INIT_RAM_END 0x1000
147#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
wdenkc6097192002-11-03 00:24:07 +0000148
149/*
150 * NS16550 Configuration
151 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_NS16550
153#define CONFIG_SYS_NS16550_SERIAL
wdenkc6097192002-11-03 00:24:07 +0000154
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_NS16550_REG_SIZE 4
wdenkc6097192002-11-03 00:24:07 +0000156
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_NS16550_CLK (14745600 / 2)
wdenkc6097192002-11-03 00:24:07 +0000158
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_NS16550_COM1 0xFE800080
160#define CONFIG_SYS_NS16550_COM2 0xFE8000C0
wdenkc6097192002-11-03 00:24:07 +0000161
162/*
163 * Low Level Configuration Settings
164 * (address mappings, register initial values, etc.)
165 * You should know what you are doing if you make changes here.
166 * For the detail description refer to the MPC8240 user's manual.
167 */
168
169#define CONFIG_SYS_CLK_FREQ 33000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_HZ 1000
wdenkc6097192002-11-03 00:24:07 +0000171
172 /* Bit-field values for MCCR1.
173 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_ROMNAL 0
175#define CONFIG_SYS_ROMFAL 7
wdenkc6097192002-11-03 00:24:07 +0000176
177 /* Bit-field values for MCCR2.
178 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_REFINT 430 /* Refresh interval */
wdenkc6097192002-11-03 00:24:07 +0000180
181 /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4.
182 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#define CONFIG_SYS_BSTOPRE 192
wdenkc6097192002-11-03 00:24:07 +0000184
185 /* Bit-field values for MCCR3.
186 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_REFREC 2 /* Refresh to activate interval */
188#define CONFIG_SYS_RDLAT 3 /* Data latancy from read command */
wdenkc6097192002-11-03 00:24:07 +0000189
190 /* Bit-field values for MCCR4.
191 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_PRETOACT 2 /* Precharge to activate interval */
193#define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval */
194#define CONFIG_SYS_SDMODE_CAS_LAT 2 /* SDMODE CAS latancy */
195#define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
196#define CONFIG_SYS_SDMODE_BURSTLEN 2 /* SDMODE Burst length */
197#define CONFIG_SYS_ACTORW 2
198#define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
wdenkc6097192002-11-03 00:24:07 +0000199
200/* Memory bank settings.
201 * Only bits 20-29 are actually used from these vales to set the
202 * start/end addresses. The upper two bits will always be 0, and the lower
203 * 20 bits will be 0x00000 for a start address, or 0xfffff for an end
204 * address. Refer to the MPC8240 book.
205 */
206
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_BANK0_START 0x00000000
208#define CONFIG_SYS_BANK0_END (CONFIG_SYS_MAX_RAM_SIZE - 1)
209#define CONFIG_SYS_BANK0_ENABLE 1
210#define CONFIG_SYS_BANK1_START 0x3ff00000
211#define CONFIG_SYS_BANK1_END 0x3fffffff
212#define CONFIG_SYS_BANK1_ENABLE 0
213#define CONFIG_SYS_BANK2_START 0x3ff00000
214#define CONFIG_SYS_BANK2_END 0x3fffffff
215#define CONFIG_SYS_BANK2_ENABLE 0
216#define CONFIG_SYS_BANK3_START 0x3ff00000
217#define CONFIG_SYS_BANK3_END 0x3fffffff
218#define CONFIG_SYS_BANK3_ENABLE 0
219#define CONFIG_SYS_BANK4_START 0x3ff00000
220#define CONFIG_SYS_BANK4_END 0x3fffffff
221#define CONFIG_SYS_BANK4_ENABLE 0
222#define CONFIG_SYS_BANK5_START 0x3ff00000
223#define CONFIG_SYS_BANK5_END 0x3fffffff
224#define CONFIG_SYS_BANK5_ENABLE 0
225#define CONFIG_SYS_BANK6_START 0x3ff00000
226#define CONFIG_SYS_BANK6_END 0x3fffffff
227#define CONFIG_SYS_BANK6_ENABLE 0
228#define CONFIG_SYS_BANK7_START 0x3ff00000
229#define CONFIG_SYS_BANK7_END 0x3fffffff
230#define CONFIG_SYS_BANK7_ENABLE 0
wdenkc6097192002-11-03 00:24:07 +0000231
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_ODCR 0xff
wdenkc6097192002-11-03 00:24:07 +0000233
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
235#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000236
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
238#define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000239
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
241#define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000242
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#define CONFIG_SYS_IBAT3L (0xFC000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
244#define CONFIG_SYS_IBAT3U (0xFC000000 | BATU_BL_64M | BATU_VS | BATU_VP)
wdenkc6097192002-11-03 00:24:07 +0000245
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
247#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
248#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
249#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
250#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
251#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
252#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
253#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
wdenkc6097192002-11-03 00:24:07 +0000254
255/*
256 * For booting Linux, the board info and command line data
257 * have to be in the first 8 MB of memory, since this is
258 * the maximum mapped by the Linux kernel during initialization.
259 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200260#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc6097192002-11-03 00:24:07 +0000261
262/*-----------------------------------------------------------------------
263 * FLASH organization
264 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* Max number of flash banks */
266#define CONFIG_SYS_MAX_FLASH_SECT 39 /* Max number of sectors in one bank */
wdenkc6097192002-11-03 00:24:07 +0000267
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
269#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkc6097192002-11-03 00:24:07 +0000270
271 /* Warining: environment is not EMBEDDED in the U-Boot code.
272 * It's stored in flash separately.
273 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200274#define CONFIG_ENV_IS_IN_FLASH 1
wdenkc6097192002-11-03 00:24:07 +0000275#if 0
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200276#define CONFIG_ENV_ADDR 0xFF008000
277#define CONFIG_ENV_SIZE 0x8000 /* Size of the Environment Sector */
wdenkc6097192002-11-03 00:24:07 +0000278#else
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200279#define CONFIG_ENV_ADDR 0xFFFC0000
280#define CONFIG_ENV_SIZE 0x4000 /* Size of the Environment */
281#define CONFIG_ENV_OFFSET 0 /* starting right at the beginning */
282#define CONFIG_ENV_SECT_SIZE 0x40000 /* Size of the Environment Sector */
wdenkc6097192002-11-03 00:24:07 +0000283#endif
284
285/*-----------------------------------------------------------------------
286 * Cache Configuration
287 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_CACHELINE_SIZE 32
Jon Loeliger8c5f4a42007-07-05 19:52:35 -0500289#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenkc6097192002-11-03 00:24:07 +0000291#endif
292
293/*
294 * Internal Definitions
295 *
296 * Boot Flags
297 */
298#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
299#define BOOTFLAG_WARM 0x02 /* Software reboot */
300
301/*-----------------------------------------------------------------------
302 * PCI stuff
303 *-----------------------------------------------------------------------
304 */
305#define CONFIG_PCI /* include pci support */
306#undef CONFIG_PCI_PNP
307
Wolfgang Denka1be4762008-05-20 16:00:29 +0200308#define CONFIG_NET_MULTI /* Multi ethernet cards support */
wdenkc6097192002-11-03 00:24:07 +0000309
310#define CONFIG_TULIP
311#define CONFIG_TULIP_USE_IO
312
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200313#define CONFIG_SYS_ETH_DEV_FN 0x7800
314#define CONFIG_SYS_ETH_IOBASE 0x00104000
wdenkc6097192002-11-03 00:24:07 +0000315
wdenkef5fe752003-03-12 10:41:04 +0000316#define CONFIG_EEPRO100
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200317#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenkef5fe752003-03-12 10:41:04 +0000318#define PCI_ENET0_IOADDR 0x00104000
319#define PCI_ENET0_MEMADDR 0x80000000
wdenkc6097192002-11-03 00:24:07 +0000320#endif /* __CONFIG_H */