blob: a53493a617d12a3a7d1a07440243b0016ce715a6 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michael Trimarchie30a3362008-11-28 13:22:09 +01002/*
Rajesh Bhagat48c5c512016-07-01 18:51:46 +05303 * (C) Copyright 2009, 2011, 2016 Freescale Semiconductor, Inc.
Vivek Mahajan288f7fb2009-05-25 17:23:16 +05304 *
Michael Trimarchie30a3362008-11-28 13:22:09 +01005 * (C) Copyright 2008, Excito Elektronik i Sk=E5ne AB
6 *
7 * Author: Tor Krill tor@excito.com
Michael Trimarchie30a3362008-11-28 13:22:09 +01008 */
9
10#include <common.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060011#include <env.h>
Simon Glass0f2af882020-05-10 11:40:05 -060012#include <log.h>
Michael Trimarchie30a3362008-11-28 13:22:09 +010013#include <pci.h>
14#include <usb.h>
Michael Trimarchie30a3362008-11-28 13:22:09 +010015#include <asm/io.h>
Simon Glassdbd79542020-05-10 11:40:11 -060016#include <linux/delay.h>
Mateusz Kulikowski3add69e2016-03-31 23:12:23 +020017#include <usb/ehci-ci.h>
Ramneek Mehresh3fb68ee2011-03-23 15:20:43 +053018#include <hwconfig.h>
Nikhil Badola76c2f2e2014-09-30 11:22:43 +053019#include <fsl_usb.h>
Nikhil Badolab6fd44c2014-10-20 16:50:49 +053020#include <fdt_support.h>
Rajesh Bhagat48c5c512016-07-01 18:51:46 +053021#include <dm.h>
Michael Trimarchie30a3362008-11-28 13:22:09 +010022
Jean-Christophe PLAGNIOL-VILLARD8f6bcf42009-04-03 12:46:58 +020023#include "ehci.h"
Michael Trimarchie30a3362008-11-28 13:22:09 +010024
Rajesh Bhagat48c5c512016-07-01 18:51:46 +053025DECLARE_GLOBAL_DATA_PTR;
26
Nikhil Badolab6fd44c2014-10-20 16:50:49 +053027#ifndef CONFIG_USB_MAX_CONTROLLER_COUNT
28#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
29#endif
30
Sven Schwermer8a3cb9f12018-11-21 08:43:56 +010031#if CONFIG_IS_ENABLED(DM_USB)
Rajesh Bhagat48c5c512016-07-01 18:51:46 +053032struct ehci_fsl_priv {
33 struct ehci_ctrl ehci;
34 fdt_addr_t hcd_base;
35 char *phy_type;
36};
37#endif
38
Nikhil Badolab0b48da2014-04-07 08:46:14 +053039static void set_txfifothresh(struct usb_ehci *, u32);
Sven Schwermer8a3cb9f12018-11-21 08:43:56 +010040#if CONFIG_IS_ENABLED(DM_USB)
Rajesh Bhagat48c5c512016-07-01 18:51:46 +053041static int ehci_fsl_init(struct ehci_fsl_priv *priv, struct usb_ehci *ehci,
42 struct ehci_hccr *hccr, struct ehci_hcor *hcor);
43#else
Rajesh Bhagat2542d962016-07-01 18:51:45 +053044static int ehci_fsl_init(int index, struct usb_ehci *ehci,
45 struct ehci_hccr *hccr, struct ehci_hcor *hcor);
Rajesh Bhagat48c5c512016-07-01 18:51:46 +053046#endif
Nikhil Badolab0b48da2014-04-07 08:46:14 +053047
Shengzhou Liud407e1f2012-10-22 13:18:24 +080048/* Check USB PHY clock valid */
49static int usb_phy_clk_valid(struct usb_ehci *ehci)
50{
51 if (!((in_be32(&ehci->control) & PHY_CLK_VALID) ||
52 in_be32(&ehci->prictrl))) {
53 printf("USB PHY clock invalid!\n");
54 return 0;
55 } else {
56 return 1;
57 }
Rajesh Bhagat48c5c512016-07-01 18:51:46 +053058}
59
Sven Schwermer8a3cb9f12018-11-21 08:43:56 +010060#if CONFIG_IS_ENABLED(DM_USB)
Rajesh Bhagat48c5c512016-07-01 18:51:46 +053061static int ehci_fsl_ofdata_to_platdata(struct udevice *dev)
62{
63 struct ehci_fsl_priv *priv = dev_get_priv(dev);
64 const void *prop;
65
Simon Glassdd79d6e2017-01-17 16:52:55 -070066 prop = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy_type",
Rajesh Bhagat48c5c512016-07-01 18:51:46 +053067 NULL);
68 if (prop) {
69 priv->phy_type = (char *)prop;
70 debug("phy_type %s\n", priv->phy_type);
71 }
72
73 return 0;
74}
75
76static int ehci_fsl_init_after_reset(struct ehci_ctrl *ctrl)
77{
78 struct usb_ehci *ehci = NULL;
79 struct ehci_fsl_priv *priv = container_of(ctrl, struct ehci_fsl_priv,
80 ehci);
Yinbo Zhu8c8fd942019-04-11 11:02:05 +000081#ifdef CONFIG_PPC
82 ehci = (struct usb_ehci *)lower_32_bits(priv->hcd_base);
83#else
Rajesh Bhagat48c5c512016-07-01 18:51:46 +053084 ehci = (struct usb_ehci *)priv->hcd_base;
Yinbo Zhu8c8fd942019-04-11 11:02:05 +000085#endif
86
Rajesh Bhagat48c5c512016-07-01 18:51:46 +053087 if (ehci_fsl_init(priv, ehci, priv->ehci.hccr, priv->ehci.hcor) < 0)
88 return -ENXIO;
89
90 return 0;
91}
92
93static const struct ehci_ops fsl_ehci_ops = {
94 .init_after_reset = ehci_fsl_init_after_reset,
95};
96
97static int ehci_fsl_probe(struct udevice *dev)
98{
99 struct ehci_fsl_priv *priv = dev_get_priv(dev);
100 struct usb_ehci *ehci = NULL;
101 struct ehci_hccr *hccr;
102 struct ehci_hcor *hcor;
Chris Packham434f0582018-10-04 20:03:53 +1300103 struct ehci_ctrl *ehci_ctrl = &priv->ehci;
Rajesh Bhagat48c5c512016-07-01 18:51:46 +0530104
105 /*
106 * Get the base address for EHCI controller from the device node
107 */
Masahiro Yamadaa89b4de2020-07-17 14:36:48 +0900108 priv->hcd_base = dev_read_addr(dev);
Rajesh Bhagat48c5c512016-07-01 18:51:46 +0530109 if (priv->hcd_base == FDT_ADDR_T_NONE) {
110 debug("Can't get the EHCI register base address\n");
111 return -ENXIO;
112 }
Yinbo Zhu8c8fd942019-04-11 11:02:05 +0000113#ifdef CONFIG_PPC
114 ehci = (struct usb_ehci *)lower_32_bits(priv->hcd_base);
115#else
Rajesh Bhagat48c5c512016-07-01 18:51:46 +0530116 ehci = (struct usb_ehci *)priv->hcd_base;
Yinbo Zhu8c8fd942019-04-11 11:02:05 +0000117#endif
Rajesh Bhagat48c5c512016-07-01 18:51:46 +0530118 hccr = (struct ehci_hccr *)(&ehci->caplength);
119 hcor = (struct ehci_hcor *)
Ran Wang54443252017-12-20 10:34:19 +0800120 ((void *)hccr + HC_LENGTH(ehci_readl(&hccr->cr_capbase)));
Rajesh Bhagat48c5c512016-07-01 18:51:46 +0530121
Chris Packham434f0582018-10-04 20:03:53 +1300122 ehci_ctrl->has_fsl_erratum_a005275 = has_erratum_a005275();
123
Rajesh Bhagat48c5c512016-07-01 18:51:46 +0530124 if (ehci_fsl_init(priv, ehci, hccr, hcor) < 0)
125 return -ENXIO;
126
Ran Wang54443252017-12-20 10:34:19 +0800127 debug("ehci-fsl: init hccr %p and hcor %p hc_length %d\n",
128 (void *)hccr, (void *)hcor,
129 HC_LENGTH(ehci_readl(&hccr->cr_capbase)));
Rajesh Bhagat48c5c512016-07-01 18:51:46 +0530130
131 return ehci_register(dev, hccr, hcor, &fsl_ehci_ops, 0, USB_INIT_HOST);
132}
133
Rajesh Bhagat48c5c512016-07-01 18:51:46 +0530134static const struct udevice_id ehci_usb_ids[] = {
135 { .compatible = "fsl-usb2-mph", },
136 { .compatible = "fsl-usb2-dr", },
137 { }
138};
139
140U_BOOT_DRIVER(ehci_fsl) = {
141 .name = "ehci_fsl",
142 .id = UCLASS_USB,
143 .of_match = ehci_usb_ids,
144 .ofdata_to_platdata = ehci_fsl_ofdata_to_platdata,
145 .probe = ehci_fsl_probe,
Masahiro Yamadad41919b2016-09-06 22:17:34 +0900146 .remove = ehci_deregister,
Rajesh Bhagat48c5c512016-07-01 18:51:46 +0530147 .ops = &ehci_usb_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700148 .platdata_auto = sizeof(struct usb_platdata),
149 .priv_auto = sizeof(struct ehci_fsl_priv),
Rajesh Bhagat48c5c512016-07-01 18:51:46 +0530150 .flags = DM_FLAG_ALLOC_PRIV_DMA,
151};
152#else
Michael Trimarchie30a3362008-11-28 13:22:09 +0100153/*
154 * Create the appropriate control structures to manage
155 * a new EHCI host controller.
156 *
157 * Excerpts from linux ehci fsl driver.
158 */
Troy Kisky7d6bbb92013-10-10 15:27:57 -0700159int ehci_hcd_init(int index, enum usb_init_type init,
160 struct ehci_hccr **hccr, struct ehci_hcor **hcor)
Michael Trimarchie30a3362008-11-28 13:22:09 +0100161{
Chris Packham434f0582018-10-04 20:03:53 +1300162 struct ehci_ctrl *ehci_ctrl = container_of(hccr,
163 struct ehci_ctrl, hccr);
ramneek mehresh16b08062013-09-12 16:35:49 +0530164 struct usb_ehci *ehci = NULL;
Rajesh Bhagat2542d962016-07-01 18:51:45 +0530165
166 switch (index) {
167 case 0:
168 ehci = (struct usb_ehci *)CONFIG_SYS_FSL_USB1_ADDR;
169 break;
170 case 1:
171 ehci = (struct usb_ehci *)CONFIG_SYS_FSL_USB2_ADDR;
172 break;
173 default:
174 printf("ERROR: wrong controller index!!\n");
175 return -EINVAL;
176 };
177
178 *hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength);
179 *hcor = (struct ehci_hcor *)((uint32_t) *hccr +
180 HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
181
Chris Packham434f0582018-10-04 20:03:53 +1300182 ehci_ctrl->has_fsl_erratum_a005275 = has_erratum_a005275();
183
Rajesh Bhagat2542d962016-07-01 18:51:45 +0530184 return ehci_fsl_init(index, ehci, *hccr, *hcor);
185}
186
187/*
188 * Destroy the appropriate control structures corresponding
189 * the the EHCI host controller.
190 */
191int ehci_hcd_stop(int index)
192{
193 return 0;
194}
Rajesh Bhagat48c5c512016-07-01 18:51:46 +0530195#endif
Rajesh Bhagat2542d962016-07-01 18:51:45 +0530196
Sven Schwermer8a3cb9f12018-11-21 08:43:56 +0100197#if CONFIG_IS_ENABLED(DM_USB)
Rajesh Bhagat48c5c512016-07-01 18:51:46 +0530198static int ehci_fsl_init(struct ehci_fsl_priv *priv, struct usb_ehci *ehci,
199 struct ehci_hccr *hccr, struct ehci_hcor *hcor)
200#else
Rajesh Bhagat2542d962016-07-01 18:51:45 +0530201static int ehci_fsl_init(int index, struct usb_ehci *ehci,
202 struct ehci_hccr *hccr, struct ehci_hcor *hcor)
Rajesh Bhagat48c5c512016-07-01 18:51:46 +0530203#endif
Rajesh Bhagat2542d962016-07-01 18:51:45 +0530204{
Ramneek Mehresh3fb68ee2011-03-23 15:20:43 +0530205 const char *phy_type = NULL;
Sven Schwermer8a3cb9f12018-11-21 08:43:56 +0100206#if !CONFIG_IS_ENABLED(DM_USB)
Ramneek Mehresh3fb68ee2011-03-23 15:20:43 +0530207 size_t len;
Nikhil Badolaeb97e252013-12-19 11:08:46 +0530208 char current_usb_controller[5];
Rajesh Bhagat48c5c512016-07-01 18:51:46 +0530209#endif
Kumar Gala7b83c352011-11-09 10:04:15 -0600210#ifdef CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
211 char usb_phy[5];
Ramneek Mehresh3fb68ee2011-03-23 15:20:43 +0530212
213 usb_phy[0] = '\0';
Kumar Gala7b83c352011-11-09 10:04:15 -0600214#endif
Nikhil Badola2613cfc2014-02-26 17:43:15 +0530215 if (has_erratum_a007075()) {
216 /*
217 * A 5ms delay is needed after applying soft-reset to the
218 * controller to let external ULPI phy come out of reset.
219 * This delay needs to be added before re-initializing
220 * the controller after soft-resetting completes
221 */
222 mdelay(5);
223 }
Michael Trimarchie30a3362008-11-28 13:22:09 +0100224
Michael Trimarchie30a3362008-11-28 13:22:09 +0100225 /* Set to Host mode */
Vivek Mahajan32c52202009-06-19 17:56:00 +0530226 setbits_le32(&ehci->usbmode, CM_HOST);
Michael Trimarchie30a3362008-11-28 13:22:09 +0100227
Vivek Mahajan32c52202009-06-19 17:56:00 +0530228 out_be32(&ehci->snoop1, SNOOP_SIZE_2GB);
229 out_be32(&ehci->snoop2, 0x80000000 | SNOOP_SIZE_2GB);
Michael Trimarchie30a3362008-11-28 13:22:09 +0100230
231 /* Init phy */
Sven Schwermer8a3cb9f12018-11-21 08:43:56 +0100232#if CONFIG_IS_ENABLED(DM_USB)
Rajesh Bhagat48c5c512016-07-01 18:51:46 +0530233 if (priv->phy_type)
234 phy_type = priv->phy_type;
235#else
236 memset(current_usb_controller, '\0', 5);
237 snprintf(current_usb_controller, sizeof(current_usb_controller),
238 "usb%d", index+1);
239
Nikhil Badolaeb97e252013-12-19 11:08:46 +0530240 if (hwconfig_sub(current_usb_controller, "phy_type"))
241 phy_type = hwconfig_subarg(current_usb_controller,
242 "phy_type", &len);
Rajesh Bhagat48c5c512016-07-01 18:51:46 +0530243#endif
Vivek Mahajan288f7fb2009-05-25 17:23:16 +0530244 else
Simon Glass64b723f2017-08-03 12:22:12 -0600245 phy_type = env_get("usb_phy_type");
Ramneek Mehresh3fb68ee2011-03-23 15:20:43 +0530246
247 if (!phy_type) {
248#ifdef CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
249 /* if none specified assume internal UTMI */
250 strcpy(usb_phy, "utmi");
251 phy_type = usb_phy;
252#else
253 printf("WARNING: USB phy type not defined !!\n");
254 return -1;
255#endif
256 }
257
Nikhil Badola09a3b562014-02-17 16:58:36 +0530258 if (!strncmp(phy_type, "utmi", 4)) {
Ramneek Mehresh3fb68ee2011-03-23 15:20:43 +0530259#if defined(CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY)
Nikhil Badola369f6632014-05-08 17:05:26 +0530260 clrsetbits_be32(&ehci->control, CONTROL_REGISTER_W1C_MASK,
261 PHY_CLK_SEL_UTMI);
262 clrsetbits_be32(&ehci->control, CONTROL_REGISTER_W1C_MASK,
263 UTMI_PHY_EN);
Ramneek Mehresh3fb68ee2011-03-23 15:20:43 +0530264 udelay(1000); /* delay required for PHY Clk to appear */
265#endif
Rajesh Bhagat2542d962016-07-01 18:51:45 +0530266 out_le32(&(hcor)->or_portsc[0], PORT_PTS_UTMI);
Nikhil Badola369f6632014-05-08 17:05:26 +0530267 clrsetbits_be32(&ehci->control, CONTROL_REGISTER_W1C_MASK,
268 USB_EN);
Ramneek Mehresh3fb68ee2011-03-23 15:20:43 +0530269 } else {
Nikhil Badola369f6632014-05-08 17:05:26 +0530270 clrsetbits_be32(&ehci->control, CONTROL_REGISTER_W1C_MASK,
271 PHY_CLK_SEL_ULPI);
272 clrsetbits_be32(&ehci->control, UTMI_PHY_EN |
273 CONTROL_REGISTER_W1C_MASK, USB_EN);
Ramneek Mehresh3fb68ee2011-03-23 15:20:43 +0530274 udelay(1000); /* delay required for PHY Clk to appear */
Shengzhou Liud407e1f2012-10-22 13:18:24 +0800275 if (!usb_phy_clk_valid(ehci))
276 return -EINVAL;
Rajesh Bhagat2542d962016-07-01 18:51:45 +0530277 out_le32(&(hcor)->or_portsc[0], PORT_PTS_ULPI);
Ramneek Mehresh3fb68ee2011-03-23 15:20:43 +0530278 }
Michael Trimarchie30a3362008-11-28 13:22:09 +0100279
Vivek Mahajan32c52202009-06-19 17:56:00 +0530280 out_be32(&ehci->prictrl, 0x0000000c);
281 out_be32(&ehci->age_cnt_limit, 0x00000040);
282 out_be32(&ehci->sictrl, 0x00000001);
Michael Trimarchie30a3362008-11-28 13:22:09 +0100283
Vivek Mahajan32c52202009-06-19 17:56:00 +0530284 in_le32(&ehci->usbmode);
Michael Trimarchie30a3362008-11-28 13:22:09 +0100285
Nikhil Badola67f4b262014-10-17 09:12:07 +0530286 if (has_erratum_a007798())
Nikhil Badolab0b48da2014-04-07 08:46:14 +0530287 set_txfifothresh(ehci, TXFIFOTHRESH);
288
Nikhil Badola288542c2014-11-21 17:25:21 +0530289 if (has_erratum_a004477()) {
290 /*
291 * When reset is issued while any ULPI transaction is ongoing
292 * then it may result to corruption of ULPI Function Control
293 * Register which eventually causes phy clock to enter low
294 * power mode which stops the clock. Thus delay is required
295 * before reset to let ongoing ULPI transaction complete.
296 */
297 udelay(1);
298 }
Michael Trimarchie30a3362008-11-28 13:22:09 +0100299 return 0;
300}
301
302/*
Nikhil Badolab0b48da2014-04-07 08:46:14 +0530303 * Setting the value of TXFIFO_THRESH field in TXFILLTUNING register
304 * to counter DDR latencies in writing data into Tx buffer.
305 * This prevents Tx buffer from getting underrun
306 */
307static void set_txfifothresh(struct usb_ehci *ehci, u32 txfifo_thresh)
308{
309 u32 cmd;
310 cmd = ehci_readl(&ehci->txfilltuning);
311 cmd &= ~TXFIFO_THRESH_MASK;
312 cmd |= TXFIFO_THRESH(txfifo_thresh);
313 ehci_writel(&ehci->txfilltuning, cmd);
314}