blob: 8f009191a9febafe5934ea2ef7462eb9f77b0b1e [file] [log] [blame]
Michael Trimarchie30a3362008-11-28 13:22:09 +01001/*
Ramneek Mehresh3fb68ee2011-03-23 15:20:43 +05302 * (C) Copyright 2009, 2011 Freescale Semiconductor, Inc.
Vivek Mahajan288f7fb2009-05-25 17:23:16 +05303 *
Michael Trimarchie30a3362008-11-28 13:22:09 +01004 * (C) Copyright 2008, Excito Elektronik i Sk=E5ne AB
5 *
6 * Author: Tor Krill tor@excito.com
7 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Michael Trimarchie30a3362008-11-28 13:22:09 +01009 */
10
11#include <common.h>
12#include <pci.h>
13#include <usb.h>
Michael Trimarchie30a3362008-11-28 13:22:09 +010014#include <asm/io.h>
Vivek Mahajan288f7fb2009-05-25 17:23:16 +053015#include <usb/ehci-fsl.h>
Ramneek Mehresh3fb68ee2011-03-23 15:20:43 +053016#include <hwconfig.h>
Michael Trimarchie30a3362008-11-28 13:22:09 +010017
Jean-Christophe PLAGNIOL-VILLARD8f6bcf42009-04-03 12:46:58 +020018#include "ehci.h"
Michael Trimarchie30a3362008-11-28 13:22:09 +010019
Shengzhou Liud407e1f2012-10-22 13:18:24 +080020/* Check USB PHY clock valid */
21static int usb_phy_clk_valid(struct usb_ehci *ehci)
22{
23 if (!((in_be32(&ehci->control) & PHY_CLK_VALID) ||
24 in_be32(&ehci->prictrl))) {
25 printf("USB PHY clock invalid!\n");
26 return 0;
27 } else {
28 return 1;
29 }
30}
31
Michael Trimarchie30a3362008-11-28 13:22:09 +010032/*
33 * Create the appropriate control structures to manage
34 * a new EHCI host controller.
35 *
36 * Excerpts from linux ehci fsl driver.
37 */
Troy Kisky7d6bbb92013-10-10 15:27:57 -070038int ehci_hcd_init(int index, enum usb_init_type init,
39 struct ehci_hccr **hccr, struct ehci_hcor **hcor)
Michael Trimarchie30a3362008-11-28 13:22:09 +010040{
Vivek Mahajan288f7fb2009-05-25 17:23:16 +053041 struct usb_ehci *ehci;
Ramneek Mehresh3fb68ee2011-03-23 15:20:43 +053042 const char *phy_type = NULL;
43 size_t len;
Kumar Gala7b83c352011-11-09 10:04:15 -060044#ifdef CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
45 char usb_phy[5];
Ramneek Mehresh3fb68ee2011-03-23 15:20:43 +053046
47 usb_phy[0] = '\0';
Kumar Gala7b83c352011-11-09 10:04:15 -060048#endif
Michael Trimarchie30a3362008-11-28 13:22:09 +010049
Damien Dusha7c3be662010-10-14 15:27:06 +020050 ehci = (struct usb_ehci *)CONFIG_SYS_FSL_USB_ADDR;
Lucas Stach3494a4c2012-09-26 00:14:35 +020051 *hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength);
52 *hcor = (struct ehci_hcor *)((uint32_t) *hccr +
53 HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
Michael Trimarchie30a3362008-11-28 13:22:09 +010054
Michael Trimarchie30a3362008-11-28 13:22:09 +010055 /* Set to Host mode */
Vivek Mahajan32c52202009-06-19 17:56:00 +053056 setbits_le32(&ehci->usbmode, CM_HOST);
Michael Trimarchie30a3362008-11-28 13:22:09 +010057
Vivek Mahajan32c52202009-06-19 17:56:00 +053058 out_be32(&ehci->snoop1, SNOOP_SIZE_2GB);
59 out_be32(&ehci->snoop2, 0x80000000 | SNOOP_SIZE_2GB);
Michael Trimarchie30a3362008-11-28 13:22:09 +010060
61 /* Init phy */
Ramneek Mehresh3fb68ee2011-03-23 15:20:43 +053062 if (hwconfig_sub("usb1", "phy_type"))
63 phy_type = hwconfig_subarg("usb1", "phy_type", &len);
Vivek Mahajan288f7fb2009-05-25 17:23:16 +053064 else
Ramneek Mehresh3fb68ee2011-03-23 15:20:43 +053065 phy_type = getenv("usb_phy_type");
66
67 if (!phy_type) {
68#ifdef CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY
69 /* if none specified assume internal UTMI */
70 strcpy(usb_phy, "utmi");
71 phy_type = usb_phy;
72#else
73 printf("WARNING: USB phy type not defined !!\n");
74 return -1;
75#endif
76 }
77
78 if (!strcmp(phy_type, "utmi")) {
79#if defined(CONFIG_SYS_FSL_USB_INTERNAL_UTMI_PHY)
80 setbits_be32(&ehci->control, PHY_CLK_SEL_UTMI);
81 setbits_be32(&ehci->control, UTMI_PHY_EN);
82 udelay(1000); /* delay required for PHY Clk to appear */
83#endif
Lucas Stach3494a4c2012-09-26 00:14:35 +020084 out_le32(&(*hcor)->or_portsc[0], PORT_PTS_UTMI);
Shengzhou Liud407e1f2012-10-22 13:18:24 +080085 setbits_be32(&ehci->control, USB_EN);
Ramneek Mehresh3fb68ee2011-03-23 15:20:43 +053086 } else {
Ramneek Mehresh3fb68ee2011-03-23 15:20:43 +053087 setbits_be32(&ehci->control, PHY_CLK_SEL_ULPI);
Shengzhou Liud407e1f2012-10-22 13:18:24 +080088 clrsetbits_be32(&ehci->control, UTMI_PHY_EN, USB_EN);
Ramneek Mehresh3fb68ee2011-03-23 15:20:43 +053089 udelay(1000); /* delay required for PHY Clk to appear */
Shengzhou Liud407e1f2012-10-22 13:18:24 +080090 if (!usb_phy_clk_valid(ehci))
91 return -EINVAL;
Lucas Stach3494a4c2012-09-26 00:14:35 +020092 out_le32(&(*hcor)->or_portsc[0], PORT_PTS_ULPI);
Ramneek Mehresh3fb68ee2011-03-23 15:20:43 +053093 }
Michael Trimarchie30a3362008-11-28 13:22:09 +010094
Vivek Mahajan32c52202009-06-19 17:56:00 +053095 out_be32(&ehci->prictrl, 0x0000000c);
96 out_be32(&ehci->age_cnt_limit, 0x00000040);
97 out_be32(&ehci->sictrl, 0x00000001);
Michael Trimarchie30a3362008-11-28 13:22:09 +010098
Vivek Mahajan32c52202009-06-19 17:56:00 +053099 in_le32(&ehci->usbmode);
Michael Trimarchie30a3362008-11-28 13:22:09 +0100100
101 return 0;
102}
103
104/*
105 * Destroy the appropriate control structures corresponding
106 * the the EHCI host controller.
107 */
Lucas Stach3494a4c2012-09-26 00:14:35 +0200108int ehci_hcd_stop(int index)
Michael Trimarchie30a3362008-11-28 13:22:09 +0100109{
110 return 0;
111}