blob: 415924549bdb715384a16afa885f9d15f35afc66 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mike Rapoport8abe7302010-12-18 17:43:19 -05002/*
Nikita Kiryanov0630b032012-01-02 04:01:30 +00003 * (C) Copyright 2011 CompuLab, Ltd.
Mike Rapoport8abe7302010-12-18 17:43:19 -05004 * Mike Rapoport <mike@compulab.co.il>
Igor Grinbergbebedbf2011-04-18 17:48:31 -04005 * Igor Grinberg <grinberg@compulab.co.il>
Mike Rapoport8abe7302010-12-18 17:43:19 -05006 *
7 * Based on omap3_beagle.h
8 * (C) Copyright 2006-2008
9 * Texas Instruments.
10 * Richard Woodruff <r-woodruff2@ti.com>
11 * Syed Mohammed Khasim <x0khasim@ti.com>
12 *
Igor Grinberg05a96a42011-04-18 17:55:21 -040013 * Configuration settings for the CompuLab CM-T35 and CM-T3730 boards
Mike Rapoport8abe7302010-12-18 17:43:19 -050014 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
Albert ARIBAUDbf9032a2016-01-27 08:46:11 +010019#define CONFIG_SYS_CACHELINE_SIZE 64
20
Mike Rapoport8abe7302010-12-18 17:43:19 -050021/*
22 * High Level Configuration Options
23 */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000024#define CONFIG_CM_T3X /* working with CM-T35 and CM-T3730 */
Mike Rapoport8abe7302010-12-18 17:43:19 -050025
Mike Rapoport8abe7302010-12-18 17:43:19 -050026#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menonfa96c962015-03-09 17:12:04 -050027#include <asm/arch/omap.h>
Mike Rapoport8abe7302010-12-18 17:43:19 -050028
Mike Rapoport8abe7302010-12-18 17:43:19 -050029/* Clock Defines */
30#define V_OSCK 26000000 /* Clock output from T2 */
31#define V_SCLK (V_OSCK >> 1)
32
Mike Rapoport8abe7302010-12-18 17:43:19 -050033#define CONFIG_MISC_INIT_R
34
Nikita Kiryanov0630b032012-01-02 04:01:30 +000035#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
36#define CONFIG_SETUP_MEMORY_TAGS
37#define CONFIG_INITRD_TAG
38#define CONFIG_REVISION_TAG
Nikita Kiryanovb47cb9d2012-01-12 03:26:30 +000039#define CONFIG_SERIAL_TAG
Mike Rapoport8abe7302010-12-18 17:43:19 -050040
41/*
42 * Size of malloc() pool
43 */
Igor Grinbergf497f7f2012-05-24 04:01:21 +000044#define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000045 /* Sector */
46#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
Mike Rapoport8abe7302010-12-18 17:43:19 -050047
48/*
49 * Hardware drivers
50 */
51
52/*
53 * NS16550 Configuration
54 */
55#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
56
Mike Rapoport8abe7302010-12-18 17:43:19 -050057#define CONFIG_SYS_NS16550_SERIAL
58#define CONFIG_SYS_NS16550_REG_SIZE (-4)
59#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
60
61/*
62 * select serial console configuration
63 */
Mike Rapoport8abe7302010-12-18 17:43:19 -050064#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
65#define CONFIG_SERIAL3 3 /* UART3 */
66
67/* allow to overwrite serial and ethaddr */
68#define CONFIG_ENV_OVERWRITE
Mike Rapoport8abe7302010-12-18 17:43:19 -050069#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
70 115200}
Nikita Kiryanov0630b032012-01-02 04:01:30 +000071
Mike Rapoport8abe7302010-12-18 17:43:19 -050072/* USB device configuration */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000073#define CONFIG_USB_DEVICE
74#define CONFIG_USB_TTY
Mike Rapoport8abe7302010-12-18 17:43:19 -050075
76/* commands to include */
Mike Rapoport8abe7302010-12-18 17:43:19 -050077
Heiko Schocherf53f2b82013-10-22 11:03:18 +020078#define CONFIG_SYS_I2C
Nikita Kiryanovb47cb9d2012-01-12 03:26:30 +000079#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
80#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Nikita Kiryanova8eeecb2014-08-20 15:08:52 +030081#define CONFIG_SYS_I2C_EEPROM_BUS 0
Nikita Kiryanovda4da302012-04-02 02:29:31 +000082#define CONFIG_I2C_MULTI_BUS
Mike Rapoport8abe7302010-12-18 17:43:19 -050083
84/*
85 * TWL4030
86 */
Nikita Kiryanov0630b032012-01-02 04:01:30 +000087#define CONFIG_TWL4030_LED
Mike Rapoport8abe7302010-12-18 17:43:19 -050088
89/*
90 * Board NAND Info.
91 */
Mike Rapoport8abe7302010-12-18 17:43:19 -050092#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
93 /* to access nand */
94#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
95 /* to access nand at */
96 /* CS0 */
Mike Rapoport8abe7302010-12-18 17:43:19 -050097#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
98 /* devices */
Stefan Roese55503c12014-03-11 17:04:45 +010099
Mike Rapoport8abe7302010-12-18 17:43:19 -0500100/* Environment information */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500101#define CONFIG_EXTRA_ENV_SETTINGS \
102 "loadaddr=0x82000000\0" \
103 "usbtty=cdc_acm\0" \
Nikita Kiryanove4361e92013-12-11 18:04:40 +0200104 "console=ttyO2,115200n8\0" \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500105 "mpurate=500\0" \
106 "vram=12M\0" \
107 "dvimode=1024x768MR-16@60\0" \
108 "defaultdisplay=dvi\0" \
109 "mmcdev=0\0" \
110 "mmcroot=/dev/mmcblk0p2 rw\0" \
Igor Grinberg23964602013-04-22 01:06:55 +0000111 "mmcrootfstype=ext4 rootwait\0" \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500112 "nandroot=/dev/mtdblock4 rw\0" \
Igor Grinberg23964602013-04-22 01:06:55 +0000113 "nandrootfstype=ubifs\0" \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500114 "mmcargs=setenv bootargs console=${console} " \
115 "mpurate=${mpurate} " \
116 "vram=${vram} " \
117 "omapfb.mode=dvi:${dvimode} " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500118 "omapdss.def_disp=${defaultdisplay} " \
119 "root=${mmcroot} " \
120 "rootfstype=${mmcrootfstype}\0" \
121 "nandargs=setenv bootargs console=${console} " \
122 "mpurate=${mpurate} " \
123 "vram=${vram} " \
124 "omapfb.mode=dvi:${dvimode} " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500125 "omapdss.def_disp=${defaultdisplay} " \
126 "root=${nandroot} " \
127 "rootfstype=${nandrootfstype}\0" \
128 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
129 "bootscript=echo Running bootscript from mmc ...; " \
130 "source ${loadaddr}\0" \
131 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
132 "mmcboot=echo Booting from mmc ...; " \
133 "run mmcargs; " \
134 "bootm ${loadaddr}\0" \
135 "nandboot=echo Booting from nand ...; " \
136 "run nandargs; " \
Igor Grinberg23964602013-04-22 01:06:55 +0000137 "nand read ${loadaddr} 2a0000 400000; " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500138 "bootm ${loadaddr}\0" \
139
140#define CONFIG_BOOTCOMMAND \
Andrew Bradforde1c7c8a2012-10-01 05:06:52 +0000141 "mmc dev ${mmcdev}; if mmc rescan; then " \
Mike Rapoport8abe7302010-12-18 17:43:19 -0500142 "if run loadbootscript; then " \
143 "run bootscript; " \
144 "else " \
145 "if run loaduimage; then " \
146 "run mmcboot; " \
147 "else run nandboot; " \
148 "fi; " \
149 "fi; " \
150 "else run nandboot; fi"
151
Mike Rapoport8abe7302010-12-18 17:43:19 -0500152/*
153 * Miscellaneous configurable options
154 */
Igor Grinbergc73b4f12011-04-18 17:48:28 -0400155#define CONFIG_TIMESTAMP
Nikita Kiryanov0630b032012-01-02 04:01:30 +0000156#define CONFIG_SYS_AUTOLOAD "no"
Mike Rapoport8abe7302010-12-18 17:43:19 -0500157
158#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
159 /* works on */
160#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
161 0x01F00000) /* 31MB */
162
163#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
164 /* load address */
165
166/*
167 * OMAP3 has 12 GP timers, they can be driven by the system clock
168 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
169 * This rate is divided by a local divisor.
170 */
171#define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
172#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500173
174/*-----------------------------------------------------------------------
Mike Rapoport8abe7302010-12-18 17:43:19 -0500175 * Physical Memory Map
176 */
177#define CONFIG_NR_DRAM_BANKS 1 /* CS1 is never populated */
178#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Mike Rapoport8abe7302010-12-18 17:43:19 -0500179
Mike Rapoport8abe7302010-12-18 17:43:19 -0500180/*-----------------------------------------------------------------------
181 * FLASH and environment organization
182 */
183
184/* **** PISMO SUPPORT *** */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500185/* Monitor at start of flash */
186#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
Igor Grinberg315ef7e2012-10-07 01:17:34 +0000187#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500188
Adam Ford6b1c1652017-09-04 21:08:02 -0500189#define CONFIG_ENV_OFFSET 0x260000
190#define CONFIG_ENV_ADDR 0x260000
Mike Rapoport8abe7302010-12-18 17:43:19 -0500191
Mike Rapoport8abe7302010-12-18 17:43:19 -0500192/* additions for new relocation code, must be added to all boards */
193#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
194#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
195#define CONFIG_SYS_INIT_RAM_SIZE 0x800
196#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
197 CONFIG_SYS_INIT_RAM_SIZE - \
198 GENERATED_GBL_DATA_SIZE)
199
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400200/* Status LED */
Igor Grinberg5ef7b862013-11-06 16:39:47 +0200201#define GREEN_LED_GPIO 186 /* CM-T35 Green LED is GPIO186 */
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400202
Nikita Kiryanova6b2b732013-02-24 06:19:23 +0000203#define CONFIG_SPLASHIMAGE_GUARD
204
Nikita Kiryanov2247eb42013-01-30 21:39:58 +0000205/* Display Configuration */
Nikita Kiryanov2247eb42013-01-30 21:39:58 +0000206#define CONFIG_VIDEO_OMAP3
207#define LCD_BPP LCD_COLOR16
208
Nikita Kiryanovc4a295a2012-12-22 21:03:48 +0000209#define CONFIG_SPLASH_SCREEN
Nikita Kiryanov7f9ceea2015-01-14 10:42:54 +0200210#define CONFIG_SPLASH_SOURCE
Nikita Kiryanovc4a295a2012-12-22 21:03:48 +0000211#define CONFIG_BMP_16BPP
Nikita Kiryanov25da1522013-10-16 17:23:29 +0300212#define CONFIG_SCF0403_LCD
213
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100214/* Defines for SPL */
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100215
Paul Kocialkowski341e8cd2014-11-08 23:14:55 +0100216#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Guillaume GARDET602a16c2014-10-15 17:53:11 +0200217#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100218
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100219#define CONFIG_SPL_NAND_BASE
220#define CONFIG_SPL_NAND_DRIVERS
221#define CONFIG_SPL_NAND_ECC
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100222
223/* NAND boot config */
224#define CONFIG_SYS_NAND_5_ADDR_CYCLE
225#define CONFIG_SYS_NAND_PAGE_COUNT 64
226#define CONFIG_SYS_NAND_PAGE_SIZE 2048
227#define CONFIG_SYS_NAND_OOBSIZE 64
228#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
229#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
230/*
231 * Use the ECC/OOB layout from omap_gpmc.h that matches your chip:
232 * SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT
233 */
234#define CONFIG_SYS_NAND_ECCPOS { 1, 2, 3, 4, 5, 6, 7, 8, 9, \
235 10, 11, 12 }
236#define CONFIG_SYS_NAND_ECCSIZE 512
237#define CONFIG_SYS_NAND_ECCBYTES 3
238#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
239
240#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
241#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
242
243#define CONFIG_SPL_TEXT_BASE 0x40200800
Tom Rinicfff4aa2016-08-26 13:30:43 -0400244#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
245 CONFIG_SPL_TEXT_BASE)
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100246
247/*
248 * Use 0x80008000 as TEXT_BASE here for compatibility reasons with the
249 * older x-loader implementations. And move the BSS area so that it
250 * doesn't overlap with TEXT_BASE.
251 */
Stefan Roese8ef10bd2013-12-04 13:54:18 +0100252#define CONFIG_SPL_BSS_START_ADDR 0x80100000
253#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
254
255#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
256#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
257
Nikita Kiryanovd6554782016-04-16 17:55:09 +0300258/* EEPROM */
Nikita Kiryanovd6554782016-04-16 17:55:09 +0300259#define CONFIG_ENV_EEPROM_IS_ON_I2C
260#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
261#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
262#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
263#define CONFIG_SYS_EEPROM_SIZE 256
264
Mike Rapoport8abe7302010-12-18 17:43:19 -0500265#endif /* __CONFIG_H */