blob: 5c6dcd3f69d5aaedaa09319236ebf8d278a2143d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +00002/*
3 * Configuation settings for the Freescale MCF54451 EVB board.
4 *
5 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +00007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M54451EVB_H
14#define _M54451EVB_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000020#define CONFIG_M54451EVB /* M54451EVB board */
21
22#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000024
Angelo Dureghello89ae64c2017-05-14 21:42:27 +020025#define LDS_BOARD_TEXT board/freescale/m54451evb/sbf_dram_init.o (.text*)
26
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000027#undef CONFIG_WATCHDOG
28
29#define CONFIG_TIMESTAMP /* Print image info with timestamp */
30
31/*
32 * BOOTP options
33 */
34#define CONFIG_BOOTP_BOOTFILESIZE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000035
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000036/* Network configuration */
37#define CONFIG_MCFFEC
38#ifdef CONFIG_MCFFEC
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000039# define CONFIG_MII 1
40# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020041# define CONFIG_SYS_DISCOVER_PHY
42# define CONFIG_SYS_RX_ETH_BUFFER 8
43# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000044
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020045# define CONFIG_SYS_FEC0_PINMUX 0
46# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000047# define MCFFEC_TOUT_LOOP 50000
48
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000049# define CONFIG_ETHPRIME "FEC0"
50# define CONFIG_IPADDR 192.162.1.2
51# define CONFIG_NETMASK 255.255.255.0
52# define CONFIG_SERVERIP 192.162.1.1
53# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000054
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
56# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000057# define FECDUPLEX FULL
58# define FECSPEED _100BASET
59# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020060# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
61# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000062# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000064#endif
65
Mario Six790d8442018-03-28 14:38:20 +020066#define CONFIG_HOSTNAME "M54451EVB"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000068/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#define CONFIG_SYS_LOAD_ADDR2 0x40010007
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000070#define CONFIG_EXTRA_ENV_SETTINGS \
71 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020072 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000073 "loadaddr=0x40010000\0" \
74 "sbfhdr=sbfhdr.bin\0" \
75 "uboot=u-boot.bin\0" \
76 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020077 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000078 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +080079 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000080 "sf erase 0 30000;" \
81 "sf write ${loadaddr} 0 30000;" \
82 "save\0" \
83 ""
84#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000086#define CONFIG_EXTRA_ENV_SETTINGS \
87 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020088 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000089 "loadaddr=40010000\0" \
90 "u-boot=u-boot.bin\0" \
91 "load=tftp ${loadaddr) ${u-boot}\0" \
92 "upd=run load; run prog\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020093 "prog=prot off 0 " __stringify(CONFIG_SYS_UBOOT_END) \
94 "; era 0 " __stringify(CONFIG_SYS_UBOOT_END) " ;" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000095 "cp.b ${loadaddr} 0 ${filesize};" \
96 "save\0" \
97 ""
98#endif
99
100/* Realtime clock */
101#define CONFIG_MCFRTC
102#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000104
105/* Timer */
106#define CONFIG_MCFTMR
107#undef CONFIG_MCFPIT
108
109/* I2c */
Heiko Schocherf2850742012-10-24 13:48:22 +0200110#define CONFIG_SYS_I2C
111#define CONFIG_SYS_I2C_FSL
112#define CONFIG_SYS_FSL_I2C_SPEED 80000
113#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
114#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
TsiChung Liewb78c9882009-06-11 15:39:57 +0000115#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000116
117/* DSPI and Serial Flash */
118#define CONFIG_CF_DSPI
119#define CONFIG_SERIAL_FLASH
120#define CONFIG_HARD_SPI
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_SBFHDR_SIZE 0x7
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000122#ifdef CONFIG_CMD_SPI
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000123
TsiChung Liewa424ba22009-06-30 14:18:29 +0000124# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
125 DSPI_CTAR_PCSSCK_1CLK | \
126 DSPI_CTAR_PASC(0) | \
127 DSPI_CTAR_PDT(0) | \
128 DSPI_CTAR_CSSCK(0) | \
129 DSPI_CTAR_ASC(0) | \
130 DSPI_CTAR_DT(1))
131# define CONFIG_SYS_DSPI_CTAR1 (CONFIG_SYS_DSPI_CTAR0)
132# define CONFIG_SYS_DSPI_CTAR2 (CONFIG_SYS_DSPI_CTAR0)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000133#endif
134
135/* Input, PCI, Flexbus, and VCO */
136#define CONFIG_EXTRA_CLOCK
137
TsiChung Liewb78c9882009-06-11 15:39:57 +0000138#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000139
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000141
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000143
TsiChung Liewb78c9882009-06-11 15:39:57 +0000144#define CONFIG_SYS_MBAR 0xFC000000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000145
146/*
147 * Low Level Configuration Settings
148 * (address mappings, register initial values, etc.)
149 * You should know what you are doing if you make changes here.
150 */
151
152/*-----------------------------------------------------------------------
153 * Definitions for initial stack pointer and data area (in DPRAM)
154 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200156#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200158#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200160#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000161
162/*-----------------------------------------------------------------------
163 * Start addresses for the final memory configuration
164 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000166 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_SDRAM_BASE 0x40000000
168#define CONFIG_SYS_SDRAM_SIZE 128 /* SDRAM size in MB */
169#define CONFIG_SYS_SDRAM_CFG1 0x33633F30
170#define CONFIG_SYS_SDRAM_CFG2 0x57670000
171#define CONFIG_SYS_SDRAM_CTRL 0xE20D2C00
172#define CONFIG_SYS_SDRAM_EMOD 0x80810000
173#define CONFIG_SYS_SDRAM_MODE 0x008D0000
174#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x44
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000175
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
177#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000178
179#ifdef CONFIG_CF_SBF
Jason Jinded4eb42011-08-19 10:10:40 +0800180# define CONFIG_SERIAL_BOOT
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200181# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000182#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000184#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
186#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000187
Jason Jinded4eb42011-08-19 10:10:40 +0800188/* Reserve 256 kB for malloc() */
189#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000190/*
191 * For booting Linux, the board info and command line data
192 * have to be in the first 8 MB of memory, since this is
193 * the maximum mapped by the Linux kernel during initialization ??
194 */
195/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000197
198/* Configuration for environment
Jason Jinded4eb42011-08-19 10:10:40 +0800199 * Environment is not embedded in u-boot. First time runing may have env
200 * crc error warning if there is no correct environment on the flash.
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000201 */
TsiChung Liewb78c9882009-06-11 15:39:57 +0000202#if defined(CONFIG_SYS_STMICRO_BOOT)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200203# define CONFIG_ENV_SPI_CS 1
204# define CONFIG_ENV_OFFSET 0x20000
205# define CONFIG_ENV_SIZE 0x2000
206# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000207#else
Jason Jinded4eb42011-08-19 10:10:40 +0800208# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
TsiChung Liewb78c9882009-06-11 15:39:57 +0000209# define CONFIG_ENV_SIZE 0x2000
Jason Jinded4eb42011-08-19 10:10:40 +0800210# define CONFIG_ENV_SECT_SIZE 0x20000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000211#endif
212#undef CONFIG_ENV_OVERWRITE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000213
TsiChung Liewa424ba22009-06-30 14:18:29 +0000214/* FLASH organization */
215#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000216
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_FLASH_CFI
218#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000219
220# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewb78c9882009-06-11 15:39:57 +0000221# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
223# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
224# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
225# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
226# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
227# define CONFIG_SYS_FLASH_CHECKSUM
228# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000229
230#endif
231
232/*
233 * This is setting for JFFS2 support in u-boot.
234 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
235 */
TsiChung Liewb78c9882009-06-11 15:39:57 +0000236#ifdef CONFIG_CMD_JFFS2
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000237# define CONFIG_JFFS2_DEV "nor0"
238# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000240#endif
241
TsiChung Liewb78c9882009-06-11 15:39:57 +0000242/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000244
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600245#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200246 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600247#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200248 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600249#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
250#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
251#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
252 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
253 CF_ACR_EN | CF_ACR_SM_ALL)
254#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
255 CF_CACR_ICINVA | CF_CACR_EUSP)
256#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
257 CF_CACR_DEC | CF_CACR_DDCM_P | \
258 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
259
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000260/*-----------------------------------------------------------------------
261 * Memory bank definitions
262 */
263/*
TsiChung Liewb78c9882009-06-11 15:39:57 +0000264 * CS0 - NOR Flash 16MB
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000265 * CS1 - Available
266 * CS2 - Available
267 * CS3 - Available
268 * CS4 - Available
269 * CS5 - Available
270 */
271
TsiChung Liewb78c9882009-06-11 15:39:57 +0000272 /* Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_CS0_BASE 0x00000000
TsiChung Liewb78c9882009-06-11 15:39:57 +0000274#define CONFIG_SYS_CS0_MASK 0x00FF0001
275#define CONFIG_SYS_CS0_CTRL 0x00004D80
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000276
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200277#define CONFIG_SYS_SPANSION_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000278
279#endif /* _M54451EVB_H */