blob: db4a663c53368f4d86883b3136e805f720e4f876 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0 */
Peter Howard9ed4f702015-03-23 09:19:56 +11002/*
3 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
4 *
5 * Based on davinci_dvevm.h. Original Copyrights follow:
6 *
7 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
Peter Howard9ed4f702015-03-23 09:19:56 +11008 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/*
14 * Board
15 */
Peter Howard9ed4f702015-03-23 09:19:56 +110016#undef CONFIG_USE_SPIFLASH
17#undef CONFIG_SYS_USE_NOR
Peter Howard9ed4f702015-03-23 09:19:56 +110018
19/*
20 * SoC Configuration
21 */
22#define CONFIG_MACH_OMAPL138_LCDK
Peter Howard9ed4f702015-03-23 09:19:56 +110023#define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
24#define CONFIG_SYS_OSCIN_FREQ 24000000
25#define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
26#define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
27#define CONFIG_SYS_HZ 1000
28#define CONFIG_SKIP_LOWLEVEL_INIT
Peter Howard9ed4f702015-03-23 09:19:56 +110029
30/*
31 * Memory Info
32 */
33#define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
34#define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
35#define PHYS_SDRAM_1_SIZE (128 << 20) /* SDRAM size 128MB */
36#define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
37
Adam Ford1264bdf2019-02-25 21:53:46 -060038#define CONFIG_SPL_BSS_START_ADDR DAVINCI_DDR_EMIF_DATA_BASE
39#define CONFIG_SPL_BSS_MAX_SIZE 0x1080000
40
Peter Howard9ed4f702015-03-23 09:19:56 +110041/* memtest start addr */
42#define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
43
44/* memtest will be run on 16MB */
45#define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
46
Peter Howard9ed4f702015-03-23 09:19:56 +110047#define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
48 DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
49 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
50 DAVINCI_SYSCFG_SUSPSRC_UART2 | \
51 DAVINCI_SYSCFG_SUSPSRC_EMAC | \
52 DAVINCI_SYSCFG_SUSPSRC_I2C)
53
54/*
55 * PLL configuration
56 */
Peter Howard9ed4f702015-03-23 09:19:56 +110057
David Lechner5425f2d2018-03-14 20:36:30 -050058/* Requires CONFIG_SYS_DA850_PLL0_POSTDIV=0, set in Kconfig */
59#define CONFIG_SYS_DA850_PLL0_PLLM 18
Peter Howard9ed4f702015-03-23 09:19:56 +110060#define CONFIG_SYS_DA850_PLL1_PLLM 21
61
62/*
Fabien Parent7b3cece2016-11-29 14:23:39 +010063 * DDR2 memory configuration
64 */
65#define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
66 DV_DDR_PHY_EXT_STRBEN | \
67 (0x5 << DV_DDR_PHY_RD_LATENCY_SHIFT))
68
69#define CONFIG_SYS_DA850_DDR2_SDBCR ( \
70 (1 << DV_DDR_SDCR_DDR2EN_SHIFT) | \
71 (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
72 (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
73 (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
74 (4 << DV_DDR_SDCR_CL_SHIFT) | \
75 (3 << DV_DDR_SDCR_IBANK_SHIFT) | \
76 (2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
77
78/* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
79#define CONFIG_SYS_DA850_DDR2_SDBCR2 0
80
81#define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
82 (19 << DV_DDR_SDTMR1_RFC_SHIFT) | \
83 (1 << DV_DDR_SDTMR1_RP_SHIFT) | \
84 (1 << DV_DDR_SDTMR1_RCD_SHIFT) | \
85 (2 << DV_DDR_SDTMR1_WR_SHIFT) | \
86 (6 << DV_DDR_SDTMR1_RAS_SHIFT) | \
87 (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
88 (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
89 (1 << DV_DDR_SDTMR1_WTR_SHIFT))
90
91#define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
92 (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
93 (2 << DV_DDR_SDTMR2_XP_SHIFT) | \
94 (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
Sekhar Norid53dbf32017-06-02 18:07:12 +053095 (20 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
Fabien Parent7b3cece2016-11-29 14:23:39 +010096 (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
97 (1 << DV_DDR_SDTMR2_RTP_SHIFT) | \
98 (2 << DV_DDR_SDTMR2_CKE_SHIFT))
99
100#define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000492
101#define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
102
103/*
Peter Howard9ed4f702015-03-23 09:19:56 +1100104 * Serial Driver info
105 */
Lokesh Vutlad601a6e2018-03-16 18:52:21 +0530106#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
107#if !defined(CONFIG_DM_SERIAL)
Peter Howard9ed4f702015-03-23 09:19:56 +1100108#define CONFIG_SYS_NS16550_SERIAL
109#define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */
110#define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
111#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
Peter Howard9ed4f702015-03-23 09:19:56 +1100112#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
Lokesh Vutlad601a6e2018-03-16 18:52:21 +0530113#endif
Peter Howard9ed4f702015-03-23 09:19:56 +1100114
Peter Howard9ed4f702015-03-23 09:19:56 +1100115#define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
116#define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
Peter Howard9ed4f702015-03-23 09:19:56 +1100117
118#ifdef CONFIG_USE_SPIFLASH
Peter Howard9ed4f702015-03-23 09:19:56 +1100119#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000
120#define CONFIG_SYS_SPI_U_BOOT_SIZE 0x30000
121#endif
122
123/*
124 * I2C Configuration
125 */
Peter Howard9ed4f702015-03-23 09:19:56 +1100126#define CONFIG_SYS_DAVINCI_I2C_SPEED 25000
127#define CONFIG_SYS_DAVINCI_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
128#define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
129
130/*
131 * Flash & Environment
132 */
Adam Fordfc3ad5b2018-07-10 06:47:33 -0500133#ifdef CONFIG_NAND
Peter Howard9ed4f702015-03-23 09:19:56 +1100134#define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */
135#define CONFIG_ENV_SIZE (128 << 9)
136#define CONFIG_SYS_NAND_USE_FLASH_BBT
137#define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
138#define CONFIG_SYS_NAND_PAGE_2K
Peter Howard9ed4f702015-03-23 09:19:56 +1100139#define CONFIG_SYS_NAND_CS 3
140#define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
Fabien Parentfd429162016-11-29 14:31:31 +0100141#define CONFIG_SYS_NAND_MASK_CLE 0x10
Fabien Parent5e0e3ce2016-11-29 14:31:32 +0100142#define CONFIG_SYS_NAND_MASK_ALE 0x8
Peter Howard9ed4f702015-03-23 09:19:56 +1100143#undef CONFIG_SYS_NAND_HW_ECC
144#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Fabien Parenta2e4dac2016-11-29 14:31:34 +0100145#define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
Fabien Parent7f040722016-12-05 19:15:21 +0100146#define CONFIG_NAND_6BYTES_OOB_FREE_10BYTES_ECC
Fabien Parenta2e4dac2016-11-29 14:31:34 +0100147#define CONFIG_SYS_NAND_5_ADDR_CYCLE
148#define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10)
149#define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10)
Fabien Parenta1bd5122016-12-05 19:15:20 +0100150#define CONFIG_SYS_NAND_U_BOOT_SIZE SZ_512K
Fabien Parenta2e4dac2016-11-29 14:31:34 +0100151#define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000
152#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
153#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
154 CONFIG_SYS_NAND_U_BOOT_SIZE - \
155 CONFIG_SYS_MALLOC_LEN - \
156 GENERATED_GBL_DATA_SIZE)
157#define CONFIG_SYS_NAND_ECCPOS { \
Fabien Parent7f040722016-12-05 19:15:21 +0100158 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, \
159 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, \
160 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, \
161 54, 55, 56, 57, 58, 59, 60, 61, 62, 63 }
Fabien Parenta2e4dac2016-11-29 14:31:34 +0100162#define CONFIG_SYS_NAND_PAGE_COUNT 64
163#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
164#define CONFIG_SYS_NAND_ECCSIZE 512
165#define CONFIG_SYS_NAND_ECCBYTES 10
166#define CONFIG_SYS_NAND_OOBSIZE 64
167#define CONFIG_SPL_NAND_BASE
168#define CONFIG_SPL_NAND_DRIVERS
169#define CONFIG_SPL_NAND_ECC
Fabien Parenta2e4dac2016-11-29 14:31:34 +0100170#define CONFIG_SPL_NAND_LOAD
Peter Howard9ed4f702015-03-23 09:19:56 +1100171#endif
172
173#ifdef CONFIG_SYS_USE_NOR
Peter Howard9ed4f702015-03-23 09:19:56 +1100174#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
175#define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
176#define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ * 3)
177#define CONFIG_ENV_SIZE (128 << 10)
178#define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
179#define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */
180#define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
181 + 3)
182#define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ
183#endif
184
185#ifdef CONFIG_USE_SPIFLASH
Peter Howard9ed4f702015-03-23 09:19:56 +1100186#define CONFIG_ENV_SIZE (64 << 10)
187#define CONFIG_ENV_OFFSET (256 << 10)
188#define CONFIG_ENV_SECT_SIZE (64 << 10)
Peter Howard9ed4f702015-03-23 09:19:56 +1100189#endif
190
191/*
192 * Network & Ethernet Configuration
193 */
194#ifdef CONFIG_DRIVER_TI_EMAC
Peter Howard9ed4f702015-03-23 09:19:56 +1100195#undef CONFIG_DRIVER_TI_EMAC_USE_RMII
196#define CONFIG_BOOTP_DEFAULT
Peter Howard9ed4f702015-03-23 09:19:56 +1100197#define CONFIG_BOOTP_DNS2
198#define CONFIG_BOOTP_SEND_HOSTNAME
199#define CONFIG_NET_RETRY_COUNT 10
Peter Howard9ed4f702015-03-23 09:19:56 +1100200#endif
201
202/*
203 * U-Boot general configuration
204 */
Fabien Parent93eded52016-12-06 15:45:09 +0100205#define CONFIG_BOOTFILE "zImage" /* Boot file name */
Peter Howard9ed4f702015-03-23 09:19:56 +1100206#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Peter Howard9ed4f702015-03-23 09:19:56 +1100207#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
208#define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
Peter Howard9ed4f702015-03-23 09:19:56 +1100209#define CONFIG_MX_CYCLIC
Peter Howard9ed4f702015-03-23 09:19:56 +1100210
211/*
212 * Linux Information
213 */
214#define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
215#define CONFIG_CMDLINE_TAG
216#define CONFIG_REVISION_TAG
217#define CONFIG_SETUP_MEMORY_TAGS
Fabien Parent79f015a2016-11-29 17:15:02 +0100218#define CONFIG_BOOTCOMMAND \
Sekhar Nori5bf93902017-04-06 14:52:57 +0530219 "run envboot; " \
Sekhar Nori1fc31f72017-04-06 14:52:53 +0530220 "run mmcboot; "
Sekhar Norib261dce2017-04-06 14:52:55 +0530221
222#define DEFAULT_LINUX_BOOT_ENV \
223 "loadaddr=0xc0700000\0" \
Fabien Parent6b70b132016-11-29 17:15:03 +0100224 "fdtaddr=0xc0600000\0" \
Sekhar Norib261dce2017-04-06 14:52:55 +0530225 "scriptaddr=0xc0600000\0"
226
Sekhar Nori5bf93902017-04-06 14:52:57 +0530227#include <environment/ti/mmc.h>
228
Sekhar Norib261dce2017-04-06 14:52:55 +0530229#define CONFIG_EXTRA_ENV_SETTINGS \
230 DEFAULT_LINUX_BOOT_ENV \
Sekhar Nori5bf93902017-04-06 14:52:57 +0530231 DEFAULT_MMC_TI_ARGS \
232 "bootpart=0:2\0" \
233 "bootdir=/boot\0" \
234 "bootfile=zImage\0" \
Fabien Parent6b70b132016-11-29 17:15:03 +0100235 "fdtfile=da850-lcdk.dtb\0" \
Sekhar Nori5bf93902017-04-06 14:52:57 +0530236 "boot_fdt=yes\0" \
237 "boot_fit=0\0" \
238 "console=ttyS2,115200n8\0"
Peter Howard9ed4f702015-03-23 09:19:56 +1100239
Peter Howard9ed4f702015-03-23 09:19:56 +1100240#ifdef CONFIG_CMD_BDI
241#define CONFIG_CLOCKS
242#endif
243
Adam Fordfc3ad5b2018-07-10 06:47:33 -0500244#if !defined(CONFIG_NAND) && \
Peter Howard9ed4f702015-03-23 09:19:56 +1100245 !defined(CONFIG_SYS_USE_NOR) && \
246 !defined(CONFIG_USE_SPIFLASH)
Peter Howard9ed4f702015-03-23 09:19:56 +1100247#define CONFIG_ENV_SIZE (16 << 10)
Peter Howard9ed4f702015-03-23 09:19:56 +1100248#endif
249
250/* SD/MMC */
Peter Howard9ed4f702015-03-23 09:19:56 +1100251
252#ifdef CONFIG_ENV_IS_IN_MMC
253#undef CONFIG_ENV_SIZE
254#undef CONFIG_ENV_OFFSET
255#define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
256#define CONFIG_ENV_OFFSET (51 << 9) /* Sector 51 */
Peter Howard9ed4f702015-03-23 09:19:56 +1100257#endif
258
259#ifndef CONFIG_DIRECT_NOR_BOOT
260/* defines for SPL */
Peter Howard9ed4f702015-03-23 09:19:56 +1100261#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \
262 CONFIG_SYS_MALLOC_LEN)
263#define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN
Peter Howard9ed4f702015-03-23 09:19:56 +1100264#define CONFIG_SPL_STACK 0x8001ff00
Peter Howard9ed4f702015-03-23 09:19:56 +1100265#define CONFIG_SPL_MAX_FOOTPRINT 32768
266#define CONFIG_SPL_PAD_TO 32768
267#endif
268
269/* additions for new relocation code, must added to all boards */
270#define CONFIG_SYS_SDRAM_BASE 0xc0000000
271#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
272 GENERATED_GBL_DATA_SIZE)
Simon Glassce3574f2017-05-17 08:23:09 -0600273
274#include <asm/arch/hardware.h>
275
Peter Howard9ed4f702015-03-23 09:19:56 +1100276#endif /* __CONFIG_H */