Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Lokesh Vutla | 3e716e2 | 2013-02-17 23:34:35 +0000 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2013 |
| 4 | * Texas Instruments Incorporated. |
| 5 | * Lokesh Vutla <lokeshvutla@ti.com> |
| 6 | * |
| 7 | * Configuration settings for the TI DRA7XX board. |
Enric Balletbò i Serra | 2785bb7 | 2013-12-06 21:30:19 +0100 | [diff] [blame] | 8 | * See ti_omap5_common.h for omap5 common settings. |
Lokesh Vutla | 3e716e2 | 2013-02-17 23:34:35 +0000 | [diff] [blame] | 9 | */ |
| 10 | |
| 11 | #ifndef __CONFIG_DRA7XX_EVM_H |
| 12 | #define __CONFIG_DRA7XX_EVM_H |
| 13 | |
Sekhar Nori | bb018cf | 2016-11-25 14:25:54 +0530 | [diff] [blame] | 14 | #include <environment/ti/dfu.h> |
| 15 | |
Lokesh Vutla | 1fd8022 | 2015-06-04 16:42:38 +0530 | [diff] [blame] | 16 | #define CONFIG_IODELAY_RECALIBRATION |
Lokesh Vutla | 1fd8022 | 2015-06-04 16:42:38 +0530 | [diff] [blame] | 17 | |
Lokesh Vutla | 1860817 | 2016-03-08 09:18:07 +0530 | [diff] [blame] | 18 | #define CONFIG_VERY_BIG_RAM |
Lokesh Vutla | 1860817 | 2016-03-08 09:18:07 +0530 | [diff] [blame] | 19 | #define CONFIG_MAX_MEM_MAPPED 0x80000000 |
| 20 | |
Tom Rini | 560ef45 | 2014-04-03 07:52:56 -0400 | [diff] [blame] | 21 | #ifndef CONFIG_QSPI_BOOT |
Lokesh Vutla | f8c725e | 2013-08-23 17:27:04 +0530 | [diff] [blame] | 22 | /* MMC ENV related defines */ |
Tom Rini | 560ef45 | 2014-04-03 07:52:56 -0400 | [diff] [blame] | 23 | #endif |
Lokesh Vutla | 3e716e2 | 2013-02-17 23:34:35 +0000 | [diff] [blame] | 24 | |
Minal Shah | 01ae8ca | 2013-10-04 14:52:02 -0400 | [diff] [blame] | 25 | #if (CONFIG_CONS_INDEX == 1) |
Sam Protsenko | 02c005f | 2019-07-12 20:38:12 +0300 | [diff] [blame] | 26 | #define CONSOLEDEV "ttyS0" |
Minal Shah | 01ae8ca | 2013-10-04 14:52:02 -0400 | [diff] [blame] | 27 | #elif (CONFIG_CONS_INDEX == 3) |
Sam Protsenko | 02c005f | 2019-07-12 20:38:12 +0300 | [diff] [blame] | 28 | #define CONSOLEDEV "ttyS2" |
Minal Shah | 01ae8ca | 2013-10-04 14:52:02 -0400 | [diff] [blame] | 29 | #endif |
| 30 | #define CONFIG_SYS_NS16550_COM1 UART1_BASE /* Base EVM has UART0 */ |
| 31 | #define CONFIG_SYS_NS16550_COM2 UART2_BASE /* UART2 */ |
| 32 | #define CONFIG_SYS_NS16550_COM3 UART3_BASE /* UART3 */ |
Lokesh Vutla | 1652326 | 2013-05-30 03:19:38 +0000 | [diff] [blame] | 33 | |
| 34 | #define CONFIG_SYS_OMAP_ABE_SYSCK |
Dan Murphy | a6f9d15 | 2013-06-11 11:22:30 -0500 | [diff] [blame] | 35 | |
Tom Rini | aed1ba1 | 2015-06-12 20:52:29 -0400 | [diff] [blame] | 36 | #ifndef CONFIG_SPL_BUILD |
Kishon Vijay Abraham I | 2408076 | 2015-02-23 18:40:20 +0530 | [diff] [blame] | 37 | #define DFUARGS \ |
| 38 | "dfu_bufsiz=0x10000\0" \ |
| 39 | DFU_ALT_INFO_MMC \ |
| 40 | DFU_ALT_INFO_EMMC \ |
Vignesh R | 1bf0634 | 2015-10-20 15:22:01 +0530 | [diff] [blame] | 41 | DFU_ALT_INFO_RAM \ |
| 42 | DFU_ALT_INFO_QSPI |
Tom Rini | aed1ba1 | 2015-06-12 20:52:29 -0400 | [diff] [blame] | 43 | #endif |
Dileep Katta | f273129 | 2015-03-25 04:04:50 +0530 | [diff] [blame] | 44 | |
B, Ravi | e055247 | 2016-07-28 17:39:18 +0530 | [diff] [blame] | 45 | #ifdef CONFIG_SPL_BUILD |
Andrew F. Davis | 6d932e6 | 2019-01-17 13:43:02 -0600 | [diff] [blame] | 46 | #ifdef CONFIG_SPL_DFU |
B, Ravi | e055247 | 2016-07-28 17:39:18 +0530 | [diff] [blame] | 47 | #define DFUARGS \ |
| 48 | "dfu_bufsiz=0x10000\0" \ |
| 49 | DFU_ALT_INFO_RAM |
| 50 | #endif |
| 51 | #endif |
| 52 | |
Enric Balletbò i Serra | 2785bb7 | 2013-12-06 21:30:19 +0100 | [diff] [blame] | 53 | #include <configs/ti_omap5_common.h> |
Dan Murphy | a6f9d15 | 2013-06-11 11:22:30 -0500 | [diff] [blame] | 54 | |
Tom Rini | fce0d59 | 2014-01-21 17:15:08 -0500 | [diff] [blame] | 55 | /* Enhance our eMMC support / experience. */ |
Lubomir Popov | 6d2f985 | 2014-11-10 18:14:18 +0200 | [diff] [blame] | 56 | #define CONFIG_HSMMC2_8BIT |
Tom Rini | fce0d59 | 2014-01-21 17:15:08 -0500 | [diff] [blame] | 57 | |
Mugunthan V N | 85ae8be | 2013-07-08 16:04:43 +0530 | [diff] [blame] | 58 | /* CPSW Ethernet */ |
Tom Rini | 243df4a | 2013-08-20 08:53:54 -0400 | [diff] [blame] | 59 | #define CONFIG_NET_RETRY_COUNT 10 |
Mugunthan V N | 85ae8be | 2013-07-08 16:04:43 +0530 | [diff] [blame] | 60 | |
Tom Rini | 560ef45 | 2014-04-03 07:52:56 -0400 | [diff] [blame] | 61 | /* |
| 62 | * Default to using SPI for environment, etc. |
B, Ravi | acd0cab | 2016-09-26 18:21:13 +0530 | [diff] [blame] | 63 | * 0x000000 - 0x040000 : QSPI.SPL (256KiB) |
Tom Rini | 560ef45 | 2014-04-03 07:52:56 -0400 | [diff] [blame] | 64 | * 0x040000 - 0x140000 : QSPI.u-boot (1MiB) |
| 65 | * 0x140000 - 0x1C0000 : QSPI.u-boot-spl-os (512KiB) |
| 66 | * 0x1C0000 - 0x1D0000 : QSPI.u-boot-env (64KiB) |
| 67 | * 0x1D0000 - 0x1E0000 : QSPI.u-boot-env.backup1 (64KiB) |
| 68 | * 0x1E0000 - 0x9E0000 : QSPI.kernel (8MiB) |
| 69 | * 0x9E0000 - 0x2000000 : USERLAND |
| 70 | */ |
| 71 | #define CONFIG_SYS_SPI_KERNEL_OFFS 0x1E0000 |
| 72 | #define CONFIG_SYS_SPI_ARGS_OFFS 0x140000 |
| 73 | #define CONFIG_SYS_SPI_ARGS_SIZE 0x80000 |
Tom Rini | 560ef45 | 2014-04-03 07:52:56 -0400 | [diff] [blame] | 74 | |
Matt Porter | bb1a847 | 2013-10-07 15:53:03 +0530 | [diff] [blame] | 75 | /* SPI SPL */ |
Matt Porter | bb1a847 | 2013-10-07 15:53:03 +0530 | [diff] [blame] | 76 | |
Roger Quadros | f019ee8 | 2013-11-11 16:56:44 +0200 | [diff] [blame] | 77 | /* SATA */ |
Roger Quadros | f019ee8 | 2013-11-11 16:56:44 +0200 | [diff] [blame] | 78 | #define CONFIG_SCSI_AHCI_PLAT |
Roger Quadros | f019ee8 | 2013-11-11 16:56:44 +0200 | [diff] [blame] | 79 | |
pekon gupta | 64733cc | 2014-07-22 16:03:23 +0530 | [diff] [blame] | 80 | /* NAND support */ |
Miquel Raynal | d093536 | 2019-10-03 19:50:03 +0200 | [diff] [blame] | 81 | #ifdef CONFIG_MTD_RAW_NAND |
pekon gupta | 64733cc | 2014-07-22 16:03:23 +0530 | [diff] [blame] | 82 | /* NAND: device related configs */ |
pekon gupta | 64733cc | 2014-07-22 16:03:23 +0530 | [diff] [blame] | 83 | /* NAND: driver related configs */ |
pekon gupta | 64733cc | 2014-07-22 16:03:23 +0530 | [diff] [blame] | 84 | #define CONFIG_SYS_NAND_ECCPOS { 2, 3, 4, 5, 6, 7, 8, 9, \ |
| 85 | 10, 11, 12, 13, 14, 15, 16, 17, \ |
| 86 | 18, 19, 20, 21, 22, 23, 24, 25, \ |
| 87 | 26, 27, 28, 29, 30, 31, 32, 33, \ |
| 88 | 34, 35, 36, 37, 38, 39, 40, 41, \ |
| 89 | 42, 43, 44, 45, 46, 47, 48, 49, \ |
| 90 | 50, 51, 52, 53, 54, 55, 56, 57, } |
| 91 | #define CONFIG_SYS_NAND_ECCSIZE 512 |
| 92 | #define CONFIG_SYS_NAND_ECCBYTES 14 |
pekon gupta | 64733cc | 2014-07-22 16:03:23 +0530 | [diff] [blame] | 93 | /* NAND: SPL related configs */ |
pekon gupta | 64733cc | 2014-07-22 16:03:23 +0530 | [diff] [blame] | 94 | /* NAND: SPL falcon mode configs */ |
| 95 | #ifdef CONFIG_SPL_OS_BOOT |
pekon gupta | 64733cc | 2014-07-22 16:03:23 +0530 | [diff] [blame] | 96 | #define CONFIG_SYS_NAND_SPL_KERNEL_OFFS 0x00200000 /* kernel offset */ |
pekon gupta | 64733cc | 2014-07-22 16:03:23 +0530 | [diff] [blame] | 97 | #endif |
Miquel Raynal | d093536 | 2019-10-03 19:50:03 +0200 | [diff] [blame] | 98 | #endif /* !CONFIG_MTD_RAW_NAND */ |
pekon gupta | 64733cc | 2014-07-22 16:03:23 +0530 | [diff] [blame] | 99 | |
pekon gupta | 0166349 | 2014-07-22 16:03:24 +0530 | [diff] [blame] | 100 | /* Parallel NOR Support */ |
| 101 | #if defined(CONFIG_NOR) |
| 102 | /* NOR: device related configs */ |
| 103 | #define CONFIG_SYS_MAX_FLASH_SECT 512 |
| 104 | #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT |
| 105 | #define CONFIG_SYS_FLASH_SIZE (64 * 1024 * 1024) /* 64 MB */ |
pekon gupta | 0166349 | 2014-07-22 16:03:24 +0530 | [diff] [blame] | 106 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 |
| 107 | #define CONFIG_SYS_FLASH_BASE (0x08000000) |
| 108 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE |
| 109 | /* Reduce SPL size by removing unlikey targets */ |
pekon gupta | 0166349 | 2014-07-22 16:03:24 +0530 | [diff] [blame] | 110 | #endif /* NOR support */ |
| 111 | |
Lokesh Vutla | 3e716e2 | 2013-02-17 23:34:35 +0000 | [diff] [blame] | 112 | #endif /* __CONFIG_DRA7XX_EVM_H */ |