blob: b81ff75656b5ddc30e46ca9668288498ba749f01 [file] [log] [blame]
Joe Hammana7114d02007-12-13 06:45:14 -06001/*
Paul Gortmakerf5c69a52009-09-20 20:36:06 -04002 * Copyright 2007,2009 Wind River Systems <www.windriver.com>
Joe Hammana7114d02007-12-13 06:45:14 -06003 * Copyright 2007 Embedded Specialties, Inc.
4 * Copyright 2004, 2007 Freescale Semiconductor.
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Joe Hammana7114d02007-12-13 06:45:14 -06007 */
8
9/*
10 * sbc8548 board configuration file
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040011 * Please refer to doc/README.sbc8548 for more info.
Joe Hammana7114d02007-12-13 06:45:14 -060012 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040016/*
17 * Top level Makefile configuration choices
18 */
Wolfgang Denkdc25d152010-10-04 19:58:00 +020019#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +000020#define CONFIG_PCI_INDIRECT_BRIDGE
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040021#define CONFIG_PCI1
22#endif
23
Wolfgang Denkdc25d152010-10-04 19:58:00 +020024#ifdef CONFIG_66
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040025#define CONFIG_SYS_CLK_DIV 1
26#endif
27
Wolfgang Denkdc25d152010-10-04 19:58:00 +020028#ifdef CONFIG_33
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040029#define CONFIG_SYS_CLK_DIV 2
30#endif
31
Wolfgang Denkdc25d152010-10-04 19:58:00 +020032#ifdef CONFIG_PCIE
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040033#define CONFIG_PCIE1
34#endif
35
36/*
37 * High Level Configuration Options
38 */
Joe Hammana7114d02007-12-13 06:45:14 -060039#define CONFIG_SBC8548 1 /* SBC8548 board specific */
40
Paul Gortmaker626fa262011-12-30 23:53:08 -050041/*
42 * If you want to boot from the SODIMM flash, instead of the soldered
43 * on flash, set this, and change JP12, SW2:8 accordingly.
44 */
45#undef CONFIG_SYS_ALT_BOOT
46
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020047#ifndef CONFIG_SYS_TEXT_BASE
Paul Gortmaker626fa262011-12-30 23:53:08 -050048#ifdef CONFIG_SYS_ALT_BOOT
49#define CONFIG_SYS_TEXT_BASE 0xfff00000
50#else
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020051#define CONFIG_SYS_TEXT_BASE 0xfffa0000
52#endif
Paul Gortmaker626fa262011-12-30 23:53:08 -050053#endif
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020054
Joe Hammana7114d02007-12-13 06:45:14 -060055#undef CONFIG_RIO
Paul Gortmaker3bff6422009-09-20 20:36:05 -040056
57#ifdef CONFIG_PCI
58#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
59#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
60#endif
61#ifdef CONFIG_PCIE1
62#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
63#endif
Joe Hammana7114d02007-12-13 06:45:14 -060064
65#define CONFIG_TSEC_ENET /* tsec ethernet support */
66#define CONFIG_ENV_OVERWRITE
Joe Hammana7114d02007-12-13 06:45:14 -060067
Joe Hammana7114d02007-12-13 06:45:14 -060068#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
69
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040070/*
71 * Below assumes that CCB:SYSCLK remains unchanged at 6:1 via SW2:[1-4]
72 */
73#ifndef CONFIG_SYS_CLK_DIV
74#define CONFIG_SYS_CLK_DIV 1 /* 2, if 33MHz PCI card installed */
75#endif
76#define CONFIG_SYS_CLK_FREQ (66000000 / CONFIG_SYS_CLK_DIV)
Joe Hammana7114d02007-12-13 06:45:14 -060077
78/*
79 * These can be toggled for performance analysis, otherwise use default.
80 */
81#define CONFIG_L2_CACHE /* toggle L2 cache */
82#define CONFIG_BTB /* toggle branch predition */
Joe Hammana7114d02007-12-13 06:45:14 -060083
84/*
85 * Only possible on E500 Version 2 or newer cores.
86 */
87#define CONFIG_ENABLE_36BIT_PHYS 1
88
89#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
90
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
92#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
93#define CONFIG_SYS_MEMTEST_END 0x00400000
Joe Hammana7114d02007-12-13 06:45:14 -060094
Timur Tabid8f341c2011-08-04 18:03:41 -050095#define CONFIG_SYS_CCSRBAR 0xe0000000
96#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Joe Hammana7114d02007-12-13 06:45:14 -060097
Kumar Galaf9902002008-08-26 23:15:28 -050098/* DDR Setup */
York Sunf0626592013-09-30 09:22:09 -070099#define CONFIG_SYS_FSL_DDR2
Kumar Galaf9902002008-08-26 23:15:28 -0500100#undef CONFIG_FSL_DDR_INTERACTIVE
Paul Gortmaker17f91842011-12-30 23:53:10 -0500101#undef CONFIG_DDR_ECC /* only for ECC DDR module */
102/*
103 * A hardware errata caused the LBC SDRAM SPD and the DDR2 SPD
104 * to collide, meaning you couldn't reliably read either. So
105 * physically remove the LBC PC100 SDRAM module from the board
Paul Gortmaker2467e762011-12-30 23:53:12 -0500106 * before enabling the two SPD options below, or check that you
107 * have the hardware fix on your board via "i2c probe" and looking
108 * for a device at 0x53.
Paul Gortmaker17f91842011-12-30 23:53:10 -0500109 */
Kumar Galaf9902002008-08-26 23:15:28 -0500110#undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
111#undef CONFIG_DDR_SPD
Kumar Galaf9902002008-08-26 23:15:28 -0500112
113#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
114#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
115
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
117#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Galaf9902002008-08-26 23:15:28 -0500118#define CONFIG_VERY_BIG_RAM
119
120#define CONFIG_NUM_DDR_CONTROLLERS 1
121#define CONFIG_DIMM_SLOTS_PER_CTLR 1
122#define CONFIG_CHIP_SELECTS_PER_CTRL 2
Joe Hammana7114d02007-12-13 06:45:14 -0600123
Paul Gortmaker2467e762011-12-30 23:53:12 -0500124/*
125 * The hardware fix for the I2C address collision puts the DDR
126 * SPD at 0x53, but if we are running on an older board w/o the
127 * fix, it will still be at 0x51. We check 0x53 1st.
128 */
Kumar Galaf9902002008-08-26 23:15:28 -0500129#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Paul Gortmaker2467e762011-12-30 23:53:12 -0500130#define ALT_SPD_EEPROM_ADDRESS 0x53 /* CTLR 0 DIMM 0 */
Joe Hammana7114d02007-12-13 06:45:14 -0600131
132/*
133 * Make sure required options are set
134 */
135#ifndef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136 #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Paul Gortmaker6840d882011-12-30 23:53:11 -0500137 #define CONFIG_SYS_DDR_CONTROL 0xc300c000
Joe Hammana7114d02007-12-13 06:45:14 -0600138#endif
139
140#undef CONFIG_CLOCKS_IN_MHZ
141
142/*
143 * FLASH on the Local Bus
144 * Two banks, one 8MB the other 64MB, using the CFI driver.
Paul Gortmaker626fa262011-12-30 23:53:08 -0500145 * JP12+SW2.8 are used to swap CS0 and CS6, defaults are to have
146 * CS0 the 8MB boot flash, and CS6 the 64MB flash.
Joe Hammana7114d02007-12-13 06:45:14 -0600147 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500148 * Default:
149 * ec00_0000 efff_ffff 64MB SODIMM
150 * ff80_0000 ffff_ffff 8MB soldered flash
151 *
152 * Alternate:
153 * ef80_0000 efff_ffff 8MB soldered flash
154 * fc00_0000 ffff_ffff 64MB SODIMM
155 *
156 * BR0_8M:
Joe Hammana7114d02007-12-13 06:45:14 -0600157 * Base address 0 = 0xff80_0000 = BR0[0:16] = 1111 1111 1000 0000 0
158 * Port Size = 8 bits = BRx[19:20] = 01
159 * Use GPCM = BRx[24:26] = 000
160 * Valid = BRx[31] = 1
161 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500162 * BR0_64M:
163 * Base address 0 = 0xfc00_0000 = BR0[0:16] = 1111 1100 0000 0000 0
Joe Hammana7114d02007-12-13 06:45:14 -0600164 * Port Size = 32 bits = BRx[19:20] = 11
Paul Gortmaker626fa262011-12-30 23:53:08 -0500165 *
166 * 0 4 8 12 16 20 24 28
167 * 1111 1111 1000 0000 0000 1000 0000 0001 = ff800801 BR0_8M
168 * 1111 1100 0000 0000 0001 1000 0000 0001 = fc001801 BR0_64M
169 */
170#define CONFIG_SYS_BR0_8M 0xff800801
171#define CONFIG_SYS_BR0_64M 0xfc001801
172
173/*
174 * BR6_8M:
175 * Base address 6 = 0xef80_0000 = BR6[0:16] = 1110 1111 1000 0000 0
176 * Port Size = 8 bits = BRx[19:20] = 01
Joe Hammana7114d02007-12-13 06:45:14 -0600177 * Use GPCM = BRx[24:26] = 000
178 * Valid = BRx[31] = 1
Paul Gortmaker626fa262011-12-30 23:53:08 -0500179
180 * BR6_64M:
181 * Base address 6 = 0xec00_0000 = BR6[0:16] = 1110 1100 0000 0000 0
182 * Port Size = 32 bits = BRx[19:20] = 11
Joe Hammana7114d02007-12-13 06:45:14 -0600183 *
184 * 0 4 8 12 16 20 24 28
Paul Gortmaker626fa262011-12-30 23:53:08 -0500185 * 1110 1111 1000 0000 0000 1000 0000 0001 = ef800801 BR6_8M
186 * 1110 1100 0000 0000 0001 1000 0000 0001 = ec001801 BR6_64M
187 */
188#define CONFIG_SYS_BR6_8M 0xef800801
189#define CONFIG_SYS_BR6_64M 0xec001801
190
191/*
192 * OR0_8M:
Joe Hammana7114d02007-12-13 06:45:14 -0600193 * Addr Mask = 8M = OR1[0:16] = 1111 1111 1000 0000 0
194 * XAM = OR0[17:18] = 11
195 * CSNT = OR0[20] = 1
196 * ACS = half cycle delay = OR0[21:22] = 11
197 * SCY = 6 = OR0[24:27] = 0110
198 * TRLX = use relaxed timing = OR0[29] = 1
199 * EAD = use external address latch delay = OR0[31] = 1
200 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500201 * OR0_64M:
202 * Addr Mask = 64M = OR1[0:16] = 1111 1100 0000 0000 0
Joe Hammana7114d02007-12-13 06:45:14 -0600203 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500204 *
205 * 0 4 8 12 16 20 24 28
206 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR0_8M
207 * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR0_64M
208 */
209#define CONFIG_SYS_OR0_8M 0xff806e65
210#define CONFIG_SYS_OR0_64M 0xfc006e65
211
212/*
213 * OR6_8M:
214 * Addr Mask = 8M = OR6[0:16] = 1111 1111 1000 0000 0
Joe Hammana7114d02007-12-13 06:45:14 -0600215 * XAM = OR6[17:18] = 11
216 * CSNT = OR6[20] = 1
217 * ACS = half cycle delay = OR6[21:22] = 11
218 * SCY = 6 = OR6[24:27] = 0110
219 * TRLX = use relaxed timing = OR6[29] = 1
220 * EAD = use external address latch delay = OR6[31] = 1
221 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500222 * OR6_64M:
223 * Addr Mask = 64M = OR6[0:16] = 1111 1100 0000 0000 0
224 *
Joe Hammana7114d02007-12-13 06:45:14 -0600225 * 0 4 8 12 16 20 24 28
Paul Gortmaker626fa262011-12-30 23:53:08 -0500226 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR6_8M
227 * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR6_64M
Joe Hammana7114d02007-12-13 06:45:14 -0600228 */
Paul Gortmaker626fa262011-12-30 23:53:08 -0500229#define CONFIG_SYS_OR6_8M 0xff806e65
230#define CONFIG_SYS_OR6_64M 0xfc006e65
Joe Hammana7114d02007-12-13 06:45:14 -0600231
Paul Gortmaker626fa262011-12-30 23:53:08 -0500232#ifndef CONFIG_SYS_ALT_BOOT /* JP12 in default position */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_SYS_BOOT_BLOCK 0xff800000 /* start of 8MB Flash */
Paul Gortmakera6d378a2011-12-30 23:53:07 -0500234#define CONFIG_SYS_ALT_FLASH 0xec000000 /* 64MB "user" flash */
Paul Gortmaker626fa262011-12-30 23:53:08 -0500235
236#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_8M
237#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_8M
Joe Hammana7114d02007-12-13 06:45:14 -0600238
Paul Gortmaker626fa262011-12-30 23:53:08 -0500239#define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_64M
240#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_64M
241#else /* JP12 in alternate position */
242#define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* start 64MB Flash */
243#define CONFIG_SYS_ALT_FLASH 0xef800000 /* 8MB soldered flash */
Joe Hammana7114d02007-12-13 06:45:14 -0600244
Paul Gortmaker626fa262011-12-30 23:53:08 -0500245#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_64M
246#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_64M
Joe Hammana7114d02007-12-13 06:45:14 -0600247
Paul Gortmaker626fa262011-12-30 23:53:08 -0500248#define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_8M
249#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_8M
250#endif
251
252#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_BOOT_BLOCK
Paul Gortmaker62ad0342009-09-18 19:08:41 -0400253#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, \
254 CONFIG_SYS_ALT_FLASH}
255#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
256#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#undef CONFIG_SYS_FLASH_CHECKSUM
258#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
259#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Joe Hammana7114d02007-12-13 06:45:14 -0600260
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200261#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Joe Hammana7114d02007-12-13 06:45:14 -0600262
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200263#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200264#define CONFIG_SYS_FLASH_CFI
265#define CONFIG_SYS_FLASH_EMPTY_INFO
Joe Hammana7114d02007-12-13 06:45:14 -0600266
267/* CS5 = Local bus peripherals controlled by the EPLD */
268
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200269#define CONFIG_SYS_BR5_PRELIM 0xf8000801
270#define CONFIG_SYS_OR5_PRELIM 0xff006e65
271#define CONFIG_SYS_EPLD_BASE 0xf8000000
272#define CONFIG_SYS_LED_DISP_BASE 0xf8000000
273#define CONFIG_SYS_USER_SWITCHES_BASE 0xf8100000
274#define CONFIG_SYS_BD_REV 0xf8300000
275#define CONFIG_SYS_EEPROM_BASE 0xf8b00000
Joe Hammana7114d02007-12-13 06:45:14 -0600276
277/*
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400278 * SDRAM on the Local Bus (CS3 and CS4)
Paul Gortmaker17f91842011-12-30 23:53:10 -0500279 * Note that most boards have a hardware errata where both the
280 * LBC SDRAM and the DDR2 SDRAM decode at 0x51, making it impossible
281 * to use CONFIG_DDR_SPD unless you physically remove the LBC DIMM.
Paul Gortmaker2467e762011-12-30 23:53:12 -0500282 * A hardware workaround is also available, see README.sbc8548 file.
Joe Hammana7114d02007-12-13 06:45:14 -0600283 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200284#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400285#define CONFIG_SYS_LBC_SDRAM_SIZE 128 /* LBC SDRAM is 128MB */
Joe Hammana7114d02007-12-13 06:45:14 -0600286
287/*
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400288 * Base Register 3 and Option Register 3 configure the 1st 1/2 SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200289 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Joe Hammana7114d02007-12-13 06:45:14 -0600290 *
291 * For BR3, need:
292 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
293 * port-size = 32-bits = BR2[19:20] = 11
294 * no parity checking = BR2[21:22] = 00
295 * SDRAM for MSEL = BR2[24:26] = 011
296 * Valid = BR[31] = 1
297 *
298 * 0 4 8 12 16 20 24 28
299 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
300 *
301 */
302
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#define CONFIG_SYS_BR3_PRELIM 0xf0001861
Joe Hammana7114d02007-12-13 06:45:14 -0600304
305/*
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400306 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Joe Hammana7114d02007-12-13 06:45:14 -0600307 *
308 * For OR3, need:
309 * 64MB mask for AM, OR3[0:7] = 1111 1100
310 * XAM, OR3[17:18] = 11
311 * 10 columns OR3[19-21] = 011
312 * 12 rows OR3[23-25] = 011
313 * EAD set for extra time OR[31] = 0
314 *
315 * 0 4 8 12 16 20 24 28
316 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
317 */
318
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200319#define CONFIG_SYS_OR3_PRELIM 0xfc006cc0
Joe Hammana7114d02007-12-13 06:45:14 -0600320
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400321/*
322 * Base Register 4 and Option Register 4 configure the 2nd 1/2 SDRAM.
323 * The base address, (SDRAM_BASE + 1/2*SIZE), is 0xf4000000.
324 *
325 * For BR4, need:
326 * Base address of 0xf4000000 = BR[0:16] = 1111 0100 0000 0000 0
327 * port-size = 32-bits = BR2[19:20] = 11
328 * no parity checking = BR2[21:22] = 00
329 * SDRAM for MSEL = BR2[24:26] = 011
330 * Valid = BR[31] = 1
331 *
332 * 0 4 8 12 16 20 24 28
333 * 1111 0000 0000 0000 0001 1000 0110 0001 = f4001861
334 *
335 */
336
337#define CONFIG_SYS_BR4_PRELIM 0xf4001861
338
339/*
340 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
341 *
342 * For OR4, need:
343 * 64MB mask for AM, OR3[0:7] = 1111 1100
344 * XAM, OR3[17:18] = 11
345 * 10 columns OR3[19-21] = 011
346 * 12 rows OR3[23-25] = 011
347 * EAD set for extra time OR[31] = 0
348 *
349 * 0 4 8 12 16 20 24 28
350 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
351 */
352
353#define CONFIG_SYS_OR4_PRELIM 0xfc006cc0
354
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200355#define CONFIG_SYS_LBC_LCRR 0x00000002 /* LB clock ratio reg */
356#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
357#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
358#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Joe Hammana7114d02007-12-13 06:45:14 -0600359
360/*
Joe Hammana7114d02007-12-13 06:45:14 -0600361 * Common settings for all Local Bus SDRAM commands.
Joe Hammana7114d02007-12-13 06:45:14 -0600362 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500363#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500364 | LSDMR_BSMA1516 \
365 | LSDMR_PRETOACT3 \
366 | LSDMR_ACTTORW3 \
367 | LSDMR_BUFCMD \
Kumar Gala727c6a62009-03-26 01:34:38 -0500368 | LSDMR_BL8 \
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500369 | LSDMR_WRC2 \
Kumar Gala727c6a62009-03-26 01:34:38 -0500370 | LSDMR_CL3 \
Joe Hammana7114d02007-12-13 06:45:14 -0600371 )
372
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500373#define CONFIG_SYS_LBC_LSDMR_PCHALL \
374 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
375#define CONFIG_SYS_LBC_LSDMR_ARFRSH \
376 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
377#define CONFIG_SYS_LBC_LSDMR_MRW \
378 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
379#define CONFIG_SYS_LBC_LSDMR_RFEN \
380 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_RFEN)
381
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200382#define CONFIG_SYS_INIT_RAM_LOCK 1
383#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200384#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Joe Hammana7114d02007-12-13 06:45:14 -0600385
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200386#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */
Joe Hammana7114d02007-12-13 06:45:14 -0600387
Wolfgang Denk0191e472010-10-26 14:34:52 +0200388#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200389#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Joe Hammana7114d02007-12-13 06:45:14 -0600390
Paul Gortmaker46b47652009-09-25 11:14:11 -0400391/*
392 * For soldered on flash, (128kB/sector) we use 2 sectors for u-boot and
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200393 * one for env+bootpg (CONFIG_SYS_TEXT_BASE=0xfffa_0000, 384kB total). For SODIMM
Paul Gortmaker46b47652009-09-25 11:14:11 -0400394 * flash (512kB/sector) we use 1 sector for u-boot, and one for env+bootpg
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200395 * (CONFIG_SYS_TEXT_BASE=0xfff0_0000, 1MB total). This dynamically sets the right
Paul Gortmaker46b47652009-09-25 11:14:11 -0400396 * thing for MONITOR_LEN in both cases.
397 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200398#define CONFIG_SYS_MONITOR_LEN (~CONFIG_SYS_TEXT_BASE + 1)
Paul Gortmaker626fa262011-12-30 23:53:08 -0500399#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Joe Hammana7114d02007-12-13 06:45:14 -0600400
401/* Serial Port */
402#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200403#define CONFIG_SYS_NS16550_SERIAL
404#define CONFIG_SYS_NS16550_REG_SIZE 1
Paul Gortmakerf5c69a52009-09-20 20:36:06 -0400405#define CONFIG_SYS_NS16550_CLK (400000000 / CONFIG_SYS_CLK_DIV)
Joe Hammana7114d02007-12-13 06:45:14 -0600406
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200407#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hammana7114d02007-12-13 06:45:14 -0600408 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
409
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200410#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
411#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Joe Hammana7114d02007-12-13 06:45:14 -0600412
Joe Hammana7114d02007-12-13 06:45:14 -0600413/*
414 * I2C
415 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200416#define CONFIG_SYS_I2C
417#define CONFIG_SYS_I2C_FSL
418#define CONFIG_SYS_FSL_I2C_SPEED 400000
419#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
420#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200421#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
Joe Hammana7114d02007-12-13 06:45:14 -0600422
423/*
424 * General PCI
425 * Memory space is mapped 1-1, but I/O space must start from 0.
426 */
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400427#define CONFIG_SYS_PCI_VIRT 0x80000000 /* 1G PCI TLB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200428#define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */
Joe Hammana7114d02007-12-13 06:45:14 -0600429
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400430#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
431#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
432#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200433#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400434#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
435#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
436#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
437#define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */
Joe Hammana7114d02007-12-13 06:45:14 -0600438
439#ifdef CONFIG_PCIE1
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400440#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
441#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
442#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200443#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400444#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
445#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
446#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
447#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
Joe Hammana7114d02007-12-13 06:45:14 -0600448#endif
449
450#ifdef CONFIG_RIO
451/*
452 * RapidIO MMU
453 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200454#define CONFIG_SYS_RIO_MEM_BASE 0xC0000000
455#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 512M */
Joe Hammana7114d02007-12-13 06:45:14 -0600456#endif
457
Joe Hammana7114d02007-12-13 06:45:14 -0600458#if defined(CONFIG_PCI)
Joe Hammana7114d02007-12-13 06:45:14 -0600459#undef CONFIG_EEPRO100
460#undef CONFIG_TULIP
461
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400462#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Joe Hammana7114d02007-12-13 06:45:14 -0600463
Joe Hammana7114d02007-12-13 06:45:14 -0600464#endif /* CONFIG_PCI */
465
Joe Hammana7114d02007-12-13 06:45:14 -0600466#if defined(CONFIG_TSEC_ENET)
467
Joe Hammana7114d02007-12-13 06:45:14 -0600468#define CONFIG_MII 1 /* MII PHY management */
469#define CONFIG_TSEC1 1
470#define CONFIG_TSEC1_NAME "eTSEC0"
471#define CONFIG_TSEC2 1
472#define CONFIG_TSEC2_NAME "eTSEC1"
Joe Hammana7114d02007-12-13 06:45:14 -0600473#undef CONFIG_MPC85XX_FEC
474
Paul Gortmaker2a03a052008-12-11 15:47:50 -0500475#define TSEC1_PHY_ADDR 0x19
476#define TSEC2_PHY_ADDR 0x1a
Joe Hammana7114d02007-12-13 06:45:14 -0600477
478#define TSEC1_PHYIDX 0
479#define TSEC2_PHYIDX 0
Paul Gortmakerc9af6522008-12-11 15:47:49 -0500480
Joe Hammana7114d02007-12-13 06:45:14 -0600481#define TSEC1_FLAGS TSEC_GIGABIT
482#define TSEC2_FLAGS TSEC_GIGABIT
Joe Hammana7114d02007-12-13 06:45:14 -0600483
484/* Options are: eTSEC[0-3] */
485#define CONFIG_ETHPRIME "eTSEC0"
486#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
487#endif /* CONFIG_TSEC_ENET */
488
489/*
490 * Environment
491 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200492#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200493#define CONFIG_ENV_SIZE 0x2000
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200494#if CONFIG_SYS_TEXT_BASE == 0xfff00000 /* Boot from 64MB SODIMM */
Paul Gortmaker46b47652009-09-25 11:14:11 -0400495#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x80000)
496#define CONFIG_ENV_SECT_SIZE 0x80000 /* 512K(one sector) for env */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200497#elif CONFIG_SYS_TEXT_BASE == 0xfffa0000 /* Boot from 8MB soldered flash */
Paul Gortmaker46b47652009-09-25 11:14:11 -0400498#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
499#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
500#else
501#warning undefined environment size/location.
502#endif
Joe Hammana7114d02007-12-13 06:45:14 -0600503
504#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200505#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Joe Hammana7114d02007-12-13 06:45:14 -0600506
507/*
508 * BOOTP options
509 */
510#define CONFIG_BOOTP_BOOTFILESIZE
511#define CONFIG_BOOTP_BOOTPATH
512#define CONFIG_BOOTP_GATEWAY
513#define CONFIG_BOOTP_HOSTNAME
514
Joe Hammana7114d02007-12-13 06:45:14 -0600515/*
516 * Command line configuration.
517 */
Becky Bruceee888da2010-06-17 11:37:25 -0500518#define CONFIG_CMD_REGINFO
Joe Hammana7114d02007-12-13 06:45:14 -0600519
520#if defined(CONFIG_PCI)
521 #define CONFIG_CMD_PCI
522#endif
523
Joe Hammana7114d02007-12-13 06:45:14 -0600524#undef CONFIG_WATCHDOG /* watchdog disabled */
525
526/*
527 * Miscellaneous configurable options
528 */
Paul Gortmaker76a27372008-12-11 15:47:51 -0500529#define CONFIG_CMDLINE_EDITING /* undef to save memory */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500530#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200531#define CONFIG_SYS_LONGHELP /* undef to save memory */
532#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Joe Hammana7114d02007-12-13 06:45:14 -0600533#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200534#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Joe Hammana7114d02007-12-13 06:45:14 -0600535#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200536#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Joe Hammana7114d02007-12-13 06:45:14 -0600537#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200538#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
539#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
540#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Joe Hammana7114d02007-12-13 06:45:14 -0600541
542/*
543 * For booting Linux, the board info and command line data
544 * have to be in the first 8 MB of memory, since this is
545 * the maximum mapped by the Linux kernel during initialization.
546 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200547#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Joe Hammana7114d02007-12-13 06:45:14 -0600548
Joe Hammana7114d02007-12-13 06:45:14 -0600549#if defined(CONFIG_CMD_KGDB)
550#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Joe Hammana7114d02007-12-13 06:45:14 -0600551#endif
552
553/*
554 * Environment Configuration
555 */
Joe Hammana7114d02007-12-13 06:45:14 -0600556#if defined(CONFIG_TSEC_ENET)
557#define CONFIG_HAS_ETH0
Joe Hammana7114d02007-12-13 06:45:14 -0600558#define CONFIG_HAS_ETH1
Joe Hammana7114d02007-12-13 06:45:14 -0600559#endif
560
561#define CONFIG_IPADDR 192.168.0.55
562
563#define CONFIG_HOSTNAME sbc8548
Joe Hershberger257ff782011-10-13 13:03:47 +0000564#define CONFIG_ROOTPATH "/opt/eldk/ppc_85xx"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000565#define CONFIG_BOOTFILE "/uImage"
Joe Hammana7114d02007-12-13 06:45:14 -0600566#define CONFIG_UBOOTPATH /u-boot.bin /* TFTP server */
567
568#define CONFIG_SERVERIP 192.168.0.2
569#define CONFIG_GATEWAYIP 192.168.0.1
570#define CONFIG_NETMASK 255.255.255.0
571
572#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
573
Joe Hammana7114d02007-12-13 06:45:14 -0600574#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
575
576#define CONFIG_BAUDRATE 115200
577
578#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200579"netdev=eth0\0" \
580"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
581"tftpflash=tftpboot $loadaddr $uboot; " \
582 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
583 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
584 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
585 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
586 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
587"consoledev=ttyS0\0" \
588"ramdiskaddr=2000000\0" \
589"ramdiskfile=uRamdisk\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500590"fdtaddr=1e00000\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200591"fdtfile=sbc8548.dtb\0"
Joe Hammana7114d02007-12-13 06:45:14 -0600592
593#define CONFIG_NFSBOOTCOMMAND \
594 "setenv bootargs root=/dev/nfs rw " \
595 "nfsroot=$serverip:$rootpath " \
596 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
597 "console=$consoledev,$baudrate $othbootargs;" \
598 "tftp $loadaddr $bootfile;" \
599 "tftp $fdtaddr $fdtfile;" \
600 "bootm $loadaddr - $fdtaddr"
601
Joe Hammana7114d02007-12-13 06:45:14 -0600602#define CONFIG_RAMBOOTCOMMAND \
603 "setenv bootargs root=/dev/ram rw " \
604 "console=$consoledev,$baudrate $othbootargs;" \
605 "tftp $ramdiskaddr $ramdiskfile;" \
606 "tftp $loadaddr $bootfile;" \
607 "tftp $fdtaddr $fdtfile;" \
608 "bootm $loadaddr $ramdiskaddr $fdtaddr"
609
610#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
611
612#endif /* __CONFIG_H */