Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Configuation settings for the Freescale MCF54451 EVB board. |
| 4 | * |
| 5 | * Copyright (C) 2004-2008 Freescale Semiconductor, Inc. |
| 6 | * TsiChung Liew (Tsi-Chung.Liew@freescale.com) |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | /* |
| 10 | * board/config.h - configuration options, board specific |
| 11 | */ |
| 12 | |
| 13 | #ifndef _M54451EVB_H |
| 14 | #define _M54451EVB_H |
| 15 | |
| 16 | /* |
| 17 | * High Level Configuration Options |
| 18 | * (easy to change) |
| 19 | */ |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 20 | #define CONFIG_M54451EVB /* M54451EVB board */ |
| 21 | |
| 22 | #define CONFIG_MCFUART |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 23 | #define CONFIG_SYS_UART_PORT (0) |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 24 | |
Angelo Dureghello | 89ae64c | 2017-05-14 21:42:27 +0200 | [diff] [blame] | 25 | #define LDS_BOARD_TEXT board/freescale/m54451evb/sbf_dram_init.o (.text*) |
| 26 | |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 27 | #undef CONFIG_WATCHDOG |
| 28 | |
| 29 | #define CONFIG_TIMESTAMP /* Print image info with timestamp */ |
| 30 | |
| 31 | /* |
| 32 | * BOOTP options |
| 33 | */ |
| 34 | #define CONFIG_BOOTP_BOOTFILESIZE |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 35 | |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 36 | /* Network configuration */ |
| 37 | #define CONFIG_MCFFEC |
| 38 | #ifdef CONFIG_MCFFEC |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 39 | # define CONFIG_MII_INIT 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 40 | # define CONFIG_SYS_DISCOVER_PHY |
| 41 | # define CONFIG_SYS_RX_ETH_BUFFER 8 |
| 42 | # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 43 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 44 | # define CONFIG_SYS_FEC0_PINMUX 0 |
| 45 | # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 46 | # define MCFFEC_TOUT_LOOP 50000 |
| 47 | |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 48 | # define CONFIG_ETHPRIME "FEC0" |
| 49 | # define CONFIG_IPADDR 192.162.1.2 |
| 50 | # define CONFIG_NETMASK 255.255.255.0 |
| 51 | # define CONFIG_SERVERIP 192.162.1.1 |
| 52 | # define CONFIG_GATEWAYIP 192.162.1.1 |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 53 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 54 | /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */ |
| 55 | # ifndef CONFIG_SYS_DISCOVER_PHY |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 56 | # define FECDUPLEX FULL |
| 57 | # define FECSPEED _100BASET |
| 58 | # else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 59 | # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN |
| 60 | # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 61 | # endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 62 | # endif /* CONFIG_SYS_DISCOVER_PHY */ |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 63 | #endif |
| 64 | |
Mario Six | 790d844 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 65 | #define CONFIG_HOSTNAME "M54451EVB" |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 66 | #ifdef CONFIG_SYS_STMICRO_BOOT |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 67 | /* ST Micro serial flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 68 | #define CONFIG_SYS_LOAD_ADDR2 0x40010007 |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 69 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 70 | "netdev=eth0\0" \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 71 | "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \ |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 72 | "loadaddr=0x40010000\0" \ |
| 73 | "sbfhdr=sbfhdr.bin\0" \ |
| 74 | "uboot=u-boot.bin\0" \ |
| 75 | "load=tftp ${loadaddr} ${sbfhdr};" \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 76 | "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \ |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 77 | "upd=run load; run prog\0" \ |
Jason Jin | ded4eb4 | 2011-08-19 10:10:40 +0800 | [diff] [blame] | 78 | "prog=sf probe 0:1 1000000 3;" \ |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 79 | "sf erase 0 30000;" \ |
| 80 | "sf write ${loadaddr} 0 30000;" \ |
| 81 | "save\0" \ |
| 82 | "" |
| 83 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 84 | #define CONFIG_SYS_UBOOT_END 0x3FFFF |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 85 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 86 | "netdev=eth0\0" \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 87 | "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \ |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 88 | "loadaddr=40010000\0" \ |
| 89 | "u-boot=u-boot.bin\0" \ |
| 90 | "load=tftp ${loadaddr) ${u-boot}\0" \ |
| 91 | "upd=run load; run prog\0" \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 92 | "prog=prot off 0 " __stringify(CONFIG_SYS_UBOOT_END) \ |
| 93 | "; era 0 " __stringify(CONFIG_SYS_UBOOT_END) " ;" \ |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 94 | "cp.b ${loadaddr} 0 ${filesize};" \ |
| 95 | "save\0" \ |
| 96 | "" |
| 97 | #endif |
| 98 | |
| 99 | /* Realtime clock */ |
| 100 | #define CONFIG_MCFRTC |
| 101 | #undef RTC_DEBUG |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 102 | #define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ) |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 103 | |
| 104 | /* Timer */ |
| 105 | #define CONFIG_MCFTMR |
| 106 | #undef CONFIG_MCFPIT |
| 107 | |
| 108 | /* I2c */ |
Heiko Schocher | f285074 | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 109 | #define CONFIG_SYS_I2C |
| 110 | #define CONFIG_SYS_I2C_FSL |
| 111 | #define CONFIG_SYS_FSL_I2C_SPEED 80000 |
| 112 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 113 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x58000 |
TsiChung Liew | b78c988 | 2009-06-11 15:39:57 +0000 | [diff] [blame] | 114 | #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 115 | |
| 116 | /* DSPI and Serial Flash */ |
| 117 | #define CONFIG_CF_DSPI |
| 118 | #define CONFIG_SERIAL_FLASH |
| 119 | #define CONFIG_HARD_SPI |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 120 | #define CONFIG_SYS_SBFHDR_SIZE 0x7 |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 121 | #ifdef CONFIG_CMD_SPI |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 122 | |
TsiChung Liew | a424ba2 | 2009-06-30 14:18:29 +0000 | [diff] [blame] | 123 | # define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \ |
| 124 | DSPI_CTAR_PCSSCK_1CLK | \ |
| 125 | DSPI_CTAR_PASC(0) | \ |
| 126 | DSPI_CTAR_PDT(0) | \ |
| 127 | DSPI_CTAR_CSSCK(0) | \ |
| 128 | DSPI_CTAR_ASC(0) | \ |
| 129 | DSPI_CTAR_DT(1)) |
| 130 | # define CONFIG_SYS_DSPI_CTAR1 (CONFIG_SYS_DSPI_CTAR0) |
| 131 | # define CONFIG_SYS_DSPI_CTAR2 (CONFIG_SYS_DSPI_CTAR0) |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 132 | #endif |
| 133 | |
| 134 | /* Input, PCI, Flexbus, and VCO */ |
| 135 | #define CONFIG_EXTRA_CLOCK |
| 136 | |
TsiChung Liew | b78c988 | 2009-06-11 15:39:57 +0000 | [diff] [blame] | 137 | #define CONFIG_PRAM 2048 /* 2048 KB */ |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 138 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 139 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 140 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 141 | #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000) |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 142 | |
TsiChung Liew | b78c988 | 2009-06-11 15:39:57 +0000 | [diff] [blame] | 143 | #define CONFIG_SYS_MBAR 0xFC000000 |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 144 | |
| 145 | /* |
| 146 | * Low Level Configuration Settings |
| 147 | * (address mappings, register initial values, etc.) |
| 148 | * You should know what you are doing if you make changes here. |
| 149 | */ |
| 150 | |
| 151 | /*----------------------------------------------------------------------- |
| 152 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 153 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 154 | #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000 |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 155 | #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 156 | #define CONFIG_SYS_INIT_RAM_CTRL 0x221 |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 157 | #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 158 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 159 | #define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32) |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 160 | |
| 161 | /*----------------------------------------------------------------------- |
| 162 | * Start addresses for the final memory configuration |
| 163 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 164 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 165 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 166 | #define CONFIG_SYS_SDRAM_BASE 0x40000000 |
| 167 | #define CONFIG_SYS_SDRAM_SIZE 128 /* SDRAM size in MB */ |
| 168 | #define CONFIG_SYS_SDRAM_CFG1 0x33633F30 |
| 169 | #define CONFIG_SYS_SDRAM_CFG2 0x57670000 |
| 170 | #define CONFIG_SYS_SDRAM_CTRL 0xE20D2C00 |
| 171 | #define CONFIG_SYS_SDRAM_EMOD 0x80810000 |
| 172 | #define CONFIG_SYS_SDRAM_MODE 0x008D0000 |
| 173 | #define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x44 |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 174 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 175 | #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400 |
| 176 | #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20) |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 177 | |
| 178 | #ifdef CONFIG_CF_SBF |
Jason Jin | ded4eb4 | 2011-08-19 10:10:40 +0800 | [diff] [blame] | 179 | # define CONFIG_SERIAL_BOOT |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 180 | # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400) |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 181 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 182 | # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 183 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 184 | #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024 |
| 185 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 186 | |
Jason Jin | ded4eb4 | 2011-08-19 10:10:40 +0800 | [diff] [blame] | 187 | /* Reserve 256 kB for malloc() */ |
| 188 | #define CONFIG_SYS_MALLOC_LEN (256 << 10) |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 189 | /* |
| 190 | * For booting Linux, the board info and command line data |
| 191 | * have to be in the first 8 MB of memory, since this is |
| 192 | * the maximum mapped by the Linux kernel during initialization ?? |
| 193 | */ |
| 194 | /* Initial Memory map for Linux */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 195 | #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 196 | |
| 197 | /* Configuration for environment |
Jason Jin | ded4eb4 | 2011-08-19 10:10:40 +0800 | [diff] [blame] | 198 | * Environment is not embedded in u-boot. First time runing may have env |
| 199 | * crc error warning if there is no correct environment on the flash. |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 200 | */ |
TsiChung Liew | b78c988 | 2009-06-11 15:39:57 +0000 | [diff] [blame] | 201 | #if defined(CONFIG_SYS_STMICRO_BOOT) |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 202 | # define CONFIG_ENV_SPI_CS 1 |
| 203 | # define CONFIG_ENV_OFFSET 0x20000 |
| 204 | # define CONFIG_ENV_SIZE 0x2000 |
| 205 | # define CONFIG_ENV_SECT_SIZE 0x10000 |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 206 | #else |
Jason Jin | ded4eb4 | 2011-08-19 10:10:40 +0800 | [diff] [blame] | 207 | # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000) |
TsiChung Liew | b78c988 | 2009-06-11 15:39:57 +0000 | [diff] [blame] | 208 | # define CONFIG_ENV_SIZE 0x2000 |
Jason Jin | ded4eb4 | 2011-08-19 10:10:40 +0800 | [diff] [blame] | 209 | # define CONFIG_ENV_SECT_SIZE 0x20000 |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 210 | #endif |
| 211 | #undef CONFIG_ENV_OVERWRITE |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 212 | |
TsiChung Liew | a424ba2 | 2009-06-30 14:18:29 +0000 | [diff] [blame] | 213 | /* FLASH organization */ |
| 214 | #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 215 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 216 | #ifdef CONFIG_SYS_FLASH_CFI |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 217 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 218 | # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */ |
| 219 | # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT |
| 220 | # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 221 | # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 222 | # define CONFIG_SYS_FLASH_CHECKSUM |
| 223 | # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE } |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 224 | |
| 225 | #endif |
| 226 | |
| 227 | /* |
| 228 | * This is setting for JFFS2 support in u-boot. |
| 229 | * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support. |
| 230 | */ |
TsiChung Liew | b78c988 | 2009-06-11 15:39:57 +0000 | [diff] [blame] | 231 | #ifdef CONFIG_CMD_JFFS2 |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 232 | # define CONFIG_JFFS2_DEV "nor0" |
| 233 | # define CONFIG_JFFS2_PART_SIZE 0x01000000 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 234 | # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000) |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 235 | #endif |
| 236 | |
TsiChung Liew | b78c988 | 2009-06-11 15:39:57 +0000 | [diff] [blame] | 237 | /* Cache Configuration */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 238 | #define CONFIG_SYS_CACHELINE_SIZE 16 |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 239 | |
TsiChung Liew | 0ee47d4 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 240 | #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 241 | CONFIG_SYS_INIT_RAM_SIZE - 8) |
TsiChung Liew | 0ee47d4 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 242 | #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 243 | CONFIG_SYS_INIT_RAM_SIZE - 4) |
TsiChung Liew | 0ee47d4 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 244 | #define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA) |
| 245 | #define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA) |
| 246 | #define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \ |
| 247 | CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ |
| 248 | CF_ACR_EN | CF_ACR_SM_ALL) |
| 249 | #define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \ |
| 250 | CF_CACR_ICINVA | CF_CACR_EUSP) |
| 251 | #define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \ |
| 252 | CF_CACR_DEC | CF_CACR_DDCM_P | \ |
| 253 | CF_CACR_DCINVA) & ~CF_CACR_ICINVA) |
| 254 | |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 255 | /*----------------------------------------------------------------------- |
| 256 | * Memory bank definitions |
| 257 | */ |
| 258 | /* |
TsiChung Liew | b78c988 | 2009-06-11 15:39:57 +0000 | [diff] [blame] | 259 | * CS0 - NOR Flash 16MB |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 260 | * CS1 - Available |
| 261 | * CS2 - Available |
| 262 | * CS3 - Available |
| 263 | * CS4 - Available |
| 264 | * CS5 - Available |
| 265 | */ |
| 266 | |
TsiChung Liew | b78c988 | 2009-06-11 15:39:57 +0000 | [diff] [blame] | 267 | /* Flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 268 | #define CONFIG_SYS_CS0_BASE 0x00000000 |
TsiChung Liew | b78c988 | 2009-06-11 15:39:57 +0000 | [diff] [blame] | 269 | #define CONFIG_SYS_CS0_MASK 0x00FF0001 |
| 270 | #define CONFIG_SYS_CS0_CTRL 0x00004D80 |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 271 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 272 | #define CONFIG_SYS_SPANSION_BASE CONFIG_SYS_CS0_BASE |
TsiChung Liew | 3cdc00a | 2008-08-11 13:41:49 +0000 | [diff] [blame] | 273 | |
| 274 | #endif /* _M54451EVB_H */ |