Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 2 | /* |
| 3 | * Common board functions for Siemens TAURUS (AT91SAM9G20) based boards |
| 4 | * (C) Copyright 2013 Siemens AG |
| 5 | * |
| 6 | * Based on: |
| 7 | * U-Boot file: include/configs/at91sam9260ek.h |
| 8 | * |
| 9 | * (C) Copyright 2007-2008 |
| 10 | * Stelian Pop <stelian@popies.net> |
| 11 | * Lead Tech Design <www.leadtechdesign.com> |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 12 | */ |
| 13 | |
| 14 | #ifndef __CONFIG_H |
| 15 | #define __CONFIG_H |
| 16 | |
| 17 | /* |
| 18 | * SoC must be defined first, before hardware.h is included. |
| 19 | * In this case SoC is defined in boards.cfg. |
| 20 | */ |
| 21 | #include <asm/hardware.h> |
Heiko Schocher | b777357 | 2015-08-21 18:53:46 +0200 | [diff] [blame] | 22 | #include <linux/sizes.h> |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 23 | |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 24 | /* |
| 25 | * Warning: changing CONFIG_SYS_TEXT_BASE requires |
| 26 | * adapting the initial boot program. |
| 27 | * Since the linker has to swallow that define, we must use a pure |
| 28 | * hex number here! |
| 29 | */ |
| 30 | |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 31 | /* ARM asynchronous clock */ |
| 32 | #define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */ |
| 33 | #define CONFIG_SYS_AT91_MAIN_CLOCK 18432000 /* main clock xtal */ |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 34 | |
| 35 | /* Misc CPU related */ |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 36 | #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ |
| 37 | #define CONFIG_SETUP_MEMORY_TAGS |
| 38 | #define CONFIG_INITRD_TAG |
Heiko Schocher | 1af10bb | 2019-04-29 16:36:10 +0200 | [diff] [blame] | 39 | |
Heiko Schocher | 649d810 | 2016-05-25 07:23:48 +0200 | [diff] [blame] | 40 | #define CONFIG_SKIP_LOWLEVEL_INIT_ONLY |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 41 | |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 42 | /* general purpose I/O */ |
| 43 | #define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */ |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 44 | #define CONFIG_AT91_GPIO_PULLUP 1 /* keep pullups on peripheral pins */ |
| 45 | |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 46 | #define CONFIG_USART_BASE ATMEL_BASE_DBGU |
| 47 | #define CONFIG_USART_ID ATMEL_ID_SYS |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 48 | |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 49 | /* |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 50 | * SDRAM: 1 bank, min 32, max 128 MB |
| 51 | * Initialized before u-boot gets started. |
| 52 | */ |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 53 | #define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1 |
Heiko Schocher | 6dcb362 | 2015-08-21 18:55:07 +0200 | [diff] [blame] | 54 | #define CONFIG_SYS_SDRAM_SIZE (128 * SZ_1M) |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 55 | |
| 56 | /* |
| 57 | * Initial stack pointer: 4k - GENERATED_GBL_DATA_SIZE in internal SRAM, |
| 58 | * leaving the correct space for initial global data structure above |
| 59 | * that address while providing maximum stack area below. |
| 60 | */ |
Heiko Schocher | 6dcb362 | 2015-08-21 18:55:07 +0200 | [diff] [blame] | 61 | #define CONFIG_SYS_INIT_SP_ADDR \ |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 62 | (ATMEL_BASE_SRAM1 + 0x1000 - GENERATED_GBL_DATA_SIZE) |
| 63 | |
| 64 | /* NAND flash */ |
| 65 | #ifdef CONFIG_CMD_NAND |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 66 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
| 67 | #define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3 |
| 68 | #define CONFIG_SYS_NAND_DBW_8 |
| 69 | #define CONFIG_SYS_NAND_MASK_ALE (1 << 21) |
| 70 | #define CONFIG_SYS_NAND_MASK_CLE (1 << 22) |
| 71 | #define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14 |
| 72 | #define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC13 |
| 73 | #endif |
| 74 | |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 75 | /* Ethernet */ |
| 76 | #define CONFIG_MACB |
| 77 | #define CONFIG_RMII |
| 78 | #define CONFIG_AT91_WANTS_COMMON_PHY |
| 79 | |
| 80 | /* USB */ |
| 81 | #if defined(CONFIG_BOARD_TAURUS) |
| 82 | #define CONFIG_USB_ATMEL |
Heiko Schocher | cf5137c | 2015-09-08 11:52:52 +0200 | [diff] [blame] | 83 | #define CONFIG_USB_ATMEL_CLK_SEL_PLLB |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 84 | #define CONFIG_USB_OHCI_NEW |
| 85 | #define CONFIG_SYS_USB_OHCI_CPU_INIT |
| 86 | #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00500000 |
| 87 | #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9260" |
| 88 | #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2 |
Heiko Schocher | cf5137c | 2015-09-08 11:52:52 +0200 | [diff] [blame] | 89 | |
| 90 | /* USB DFU support */ |
Heiko Schocher | cf5137c | 2015-09-08 11:52:52 +0200 | [diff] [blame] | 91 | |
Heiko Schocher | cf5137c | 2015-09-08 11:52:52 +0200 | [diff] [blame] | 92 | #define CONFIG_USB_GADGET_AT91 |
| 93 | |
| 94 | /* DFU class support */ |
Heiko Schocher | cf5137c | 2015-09-08 11:52:52 +0200 | [diff] [blame] | 95 | #define CONFIG_SYS_DFU_DATA_BUF_SIZE (SZ_1M) |
| 96 | #define DFU_MANIFEST_POLL_TIMEOUT 25000 |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 97 | #endif |
| 98 | |
Heiko Schocher | 398b45b | 2014-10-31 08:30:56 +0100 | [diff] [blame] | 99 | /* SPI EEPROM */ |
Heiko Schocher | 398b45b | 2014-10-31 08:30:56 +0100 | [diff] [blame] | 100 | #define TAURUS_SPI_MASK (1 << 4) |
Heiko Schocher | 398b45b | 2014-10-31 08:30:56 +0100 | [diff] [blame] | 101 | |
Heiko Schocher | 6f2a325 | 2014-11-18 09:41:58 +0100 | [diff] [blame] | 102 | #if defined(CONFIG_SPL_BUILD) |
| 103 | /* SPL related */ |
Heiko Schocher | 6f2a325 | 2014-11-18 09:41:58 +0100 | [diff] [blame] | 104 | #endif |
| 105 | |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 106 | /* load address */ |
| 107 | #define CONFIG_SYS_LOAD_ADDR 0x22000000 |
| 108 | |
| 109 | /* bootstrap in spi flash , u-boot + env + linux in nandflash */ |
Heiko Schocher | b777357 | 2015-08-21 18:53:46 +0200 | [diff] [blame] | 110 | |
Heiko Schocher | 1af10bb | 2019-04-29 16:36:10 +0200 | [diff] [blame] | 111 | #ifndef CONFIG_SPL_BUILD |
| 112 | #if defined(CONFIG_BOARD_AXM) |
| 113 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 114 | "addip=setenv bootargs ${bootargs} ip=${ipaddr}:${serverip}:" \ |
| 115 | "${gatewayip}:${netmask}:${hostname}:${netdev}::off\0" \ |
| 116 | "addtest=setenv bootargs ${bootargs} loglevel=4 test\0" \ |
| 117 | "boot_file=setenv bootfile /${project_dir}/kernel/uImage\0" \ |
| 118 | "boot_retries=0\0" \ |
| 119 | "ethact=macb0\0" \ |
| 120 | "flash_nfs=run nand_kernel;run nfsargs;run addip;" \ |
| 121 | "upgrade_available;bootm ${kernel_ram};reset\0" \ |
| 122 | "flash_self=run nand_kernel;run setbootargs;upgrade_available;" \ |
| 123 | "bootm ${kernel_ram};reset\0" \ |
| 124 | "flash_self_test=run nand_kernel;run setbootargs addtest;" \ |
| 125 | "upgrade_available;bootm ${kernel_ram};reset\0" \ |
| 126 | "hostname=systemone\0" \ |
| 127 | "kernel_Off=0x00200000\0" \ |
| 128 | "kernel_Off_fallback=0x03800000\0" \ |
| 129 | "kernel_ram=0x21500000\0" \ |
| 130 | "kernel_size=0x00400000\0" \ |
| 131 | "kernel_size_fallback=0x00400000\0" \ |
| 132 | "loads_echo=1\0" \ |
| 133 | "nand_kernel=nand read.e ${kernel_ram} ${kernel_Off} " \ |
| 134 | "${kernel_size}\0" \ |
| 135 | "net_nfs=run boot_file;tftp ${kernel_ram} ${bootfile};" \ |
| 136 | "run nfsargs;run addip;upgrade_available;" \ |
| 137 | "bootm ${kernel_ram};reset\0" \ |
| 138 | "netdev=eth0\0" \ |
| 139 | "nfsargs=run root_path;setenv bootargs ${bootargs} root=/dev/nfs " \ |
| 140 | "rw nfsroot=${serverip}:${rootpath} " \ |
| 141 | "at91sam9_wdt.wdt_timeout=16\0" \ |
| 142 | "partitionset_active=A\0" \ |
| 143 | "preboot=echo;echo Type 'run flash_self' to use kernel and root " \ |
| 144 | "filesystem on memory;echo Type 'run flash_nfs' to use " \ |
| 145 | "kernel from memory and root filesystem over NFS;echo Type " \ |
| 146 | "'run net_nfs' to get Kernel over TFTP and mount root " \ |
| 147 | "filesystem over NFS;echo\0" \ |
| 148 | "project_dir=systemone\0" \ |
| 149 | "root_path=setenv rootpath /home/projects/${project_dir}/rootfs\0" \ |
| 150 | "rootfs=/dev/mtdblock5\0" \ |
| 151 | "rootfs_fallback=/dev/mtdblock7\0" \ |
| 152 | "setbootargs=setenv bootargs ${bootargs} console=ttyMTD,mtdoops " \ |
| 153 | "root=${rootfs} rootfstype=jffs2 panic=7 " \ |
| 154 | "at91sam9_wdt.wdt_timeout=16\0" \ |
| 155 | "stderr=serial\0" \ |
| 156 | "stdin=serial\0" \ |
| 157 | "stdout=serial\0" \ |
| 158 | "upgrade_available=0\0" |
| 159 | #endif |
| 160 | #endif /* #ifndef CONFIG_SPL_BUILD */ |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 161 | /* |
| 162 | * Size of malloc() pool |
| 163 | */ |
| 164 | #define CONFIG_SYS_MALLOC_LEN \ |
Heiko Schocher | cf5137c | 2015-09-08 11:52:52 +0200 | [diff] [blame] | 165 | ROUND(3 * CONFIG_ENV_SIZE + SZ_4M, 0x1000) |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 166 | |
Heiko Schocher | 5453c6c | 2014-10-31 08:31:05 +0100 | [diff] [blame] | 167 | /* Defines for SPL */ |
Heiko Schocher | b777357 | 2015-08-21 18:53:46 +0200 | [diff] [blame] | 168 | #define CONFIG_SPL_MAX_SIZE (31 * SZ_512) |
| 169 | #define CONFIG_SPL_STACK (ATMEL_BASE_SRAM1 + SZ_16K) |
Heiko Schocher | 6f2a325 | 2014-11-18 09:41:58 +0100 | [diff] [blame] | 170 | #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \ |
| 171 | CONFIG_SYS_MALLOC_LEN) |
| 172 | #define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN |
Heiko Schocher | 5453c6c | 2014-10-31 08:31:05 +0100 | [diff] [blame] | 173 | |
| 174 | #define CONFIG_SPL_BSS_START_ADDR CONFIG_SPL_MAX_SIZE |
Heiko Schocher | 6dcb362 | 2015-08-21 18:55:07 +0200 | [diff] [blame] | 175 | #define CONFIG_SPL_BSS_MAX_SIZE (3 * SZ_512) |
Heiko Schocher | 5453c6c | 2014-10-31 08:31:05 +0100 | [diff] [blame] | 176 | |
Heiko Schocher | 5453c6c | 2014-10-31 08:31:05 +0100 | [diff] [blame] | 177 | #define CONFIG_SYS_NAND_ENABLE_PIN_SPL (2*32 + 14) |
Heiko Schocher | 5453c6c | 2014-10-31 08:31:05 +0100 | [diff] [blame] | 178 | #define CONFIG_SYS_USE_NANDFLASH 1 |
Heiko Schocher | 5453c6c | 2014-10-31 08:31:05 +0100 | [diff] [blame] | 179 | #define CONFIG_SPL_NAND_RAW_ONLY |
| 180 | #define CONFIG_SPL_NAND_SOFTECC |
| 181 | #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x20000 |
Heiko Schocher | cf5137c | 2015-09-08 11:52:52 +0200 | [diff] [blame] | 182 | #define CONFIG_SYS_NAND_U_BOOT_SIZE SZ_512K |
Heiko Schocher | 5453c6c | 2014-10-31 08:31:05 +0100 | [diff] [blame] | 183 | #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE |
| 184 | #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE |
| 185 | #define CONFIG_SYS_NAND_5_ADDR_CYCLE |
| 186 | |
Heiko Schocher | 6dcb362 | 2015-08-21 18:55:07 +0200 | [diff] [blame] | 187 | #define CONFIG_SYS_NAND_SIZE (256 * SZ_1M) |
| 188 | #define CONFIG_SYS_NAND_PAGE_SIZE SZ_2K |
| 189 | #define CONFIG_SYS_NAND_BLOCK_SIZE (SZ_128K) |
Heiko Schocher | 5453c6c | 2014-10-31 08:31:05 +0100 | [diff] [blame] | 190 | #define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / \ |
| 191 | CONFIG_SYS_NAND_PAGE_SIZE) |
| 192 | #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS |
| 193 | #define CONFIG_SYS_NAND_ECCSIZE 256 |
| 194 | #define CONFIG_SYS_NAND_ECCBYTES 3 |
| 195 | #define CONFIG_SYS_NAND_OOBSIZE 64 |
| 196 | #define CONFIG_SYS_NAND_ECCPOS { 40, 41, 42, 43, 44, 45, 46, 47, \ |
| 197 | 48, 49, 50, 51, 52, 53, 54, 55, \ |
| 198 | 56, 57, 58, 59, 60, 61, 62, 63, } |
| 199 | |
Heiko Schocher | 5453c6c | 2014-10-31 08:31:05 +0100 | [diff] [blame] | 200 | #define CONFIG_SPL_ATMEL_SIZE |
| 201 | #define CONFIG_SYS_MASTER_CLOCK 132096000 |
| 202 | #define AT91_PLL_LOCK_TIMEOUT 1000000 |
| 203 | #define CONFIG_SYS_AT91_PLLA 0x202A3F01 |
| 204 | #define CONFIG_SYS_MCKR 0x1300 |
| 205 | #define CONFIG_SYS_MCKR_CSS (0x02 | CONFIG_SYS_MCKR) |
| 206 | #define CONFIG_SYS_AT91_PLLB 0x10193F05 |
Heiko Schocher | b777357 | 2015-08-21 18:53:46 +0200 | [diff] [blame] | 207 | |
Stefan Roese | 67bcbef | 2019-04-02 10:57:25 +0200 | [diff] [blame] | 208 | #define CONFIG_SPL_PAD_TO CONFIG_SYS_NAND_U_BOOT_OFFS |
| 209 | #define CONFIG_SYS_SPL_LEN CONFIG_SPL_PAD_TO |
| 210 | |
Heiko Schocher | cfcad35 | 2013-12-02 07:47:22 +0100 | [diff] [blame] | 211 | #endif |