blob: 7271129f6be98a6babf4233ddf8ed2cef55f070b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Stelian Pop78379932008-03-26 18:52:33 +01002/*
Stelian Popd57846e2008-05-08 22:52:10 +02003 * [origin: Linux kernel include/asm-arm/arch-at91/at91sam9260_matrix.h]
4 *
5 * Copyright (C) 2007 Atmel Corporation.
Stelian Pop78379932008-03-26 18:52:33 +01006 *
7 * Memory Controllers (MATRIX, EBI) - System peripherals registers.
8 * Based on AT91SAM9260 datasheet revision B.
Stelian Pop78379932008-03-26 18:52:33 +01009 */
10
11#ifndef AT91SAM9260_MATRIX_H
12#define AT91SAM9260_MATRIX_H
13
Reinhard Meyer7d6287c2010-11-07 12:38:43 +010014#ifndef __ASSEMBLY__
Stelian Pop78379932008-03-26 18:52:33 +010015
Reinhard Meyer7d6287c2010-11-07 12:38:43 +010016/*
17 * This struct defines access to the matrix' maximum of
18 * 16 masters and 16 slaves.
19 * However, on the AT91SAM9260/9G20/9XE there exist only
20 * 6 Masters and 5 Slaves!
21 */
22struct at91_matrix {
23 u32 mcfg[16]; /* Master Configuration Registers */
24 u32 scfg[16]; /* Slave Configuration Registers */
25 u32 pras[16][2]; /* Priority Assignment Slave Registers */
26 u32 mrcr; /* Master Remap Control Register */
27 u32 filler[0x06];
28 u32 ebicsa; /* EBI Chip Select Assignment Register */
29};
Stelian Pop78379932008-03-26 18:52:33 +010030
Reinhard Meyer7d6287c2010-11-07 12:38:43 +010031#endif /* __ASSEMBLY__ */
Stelian Pop78379932008-03-26 18:52:33 +010032
Reinhard Meyer7d6287c2010-11-07 12:38:43 +010033#define AT91_MATRIX_ULBT_INFINITE (0 << 0)
34#define AT91_MATRIX_ULBT_SINGLE (1 << 0)
35#define AT91_MATRIX_ULBT_FOUR (2 << 0)
36#define AT91_MATRIX_ULBT_EIGHT (3 << 0)
37#define AT91_MATRIX_ULBT_SIXTEEN (4 << 0)
38
39#define AT91_MATRIX_DEFMSTR_TYPE_NONE (0 << 16)
40#define AT91_MATRIX_DEFMSTR_TYPE_LAST (1 << 16)
41#define AT91_MATRIX_DEFMSTR_TYPE_FIXED (2 << 16)
42#define AT91_MATRIX_FIXED_DEFMSTR_SHIFT 18
43#define AT91_MATRIX_ARBT_ROUND_ROBIN (0 << 24)
44#define AT91_MATRIX_ARBT_FIXED_PRIORITY (1 << 24)
45
46#define AT91_MATRIX_M0PR_SHIFT 0
47#define AT91_MATRIX_M1PR_SHIFT 4
48#define AT91_MATRIX_M2PR_SHIFT 8
49#define AT91_MATRIX_M3PR_SHIFT 12
50#define AT91_MATRIX_M4PR_SHIFT 16
51#define AT91_MATRIX_M5PR_SHIFT 20
52
53#define AT91_MATRIX_RCB0 (1 << 0)
54#define AT91_MATRIX_RCB1 (1 << 1)
Stelian Pop78379932008-03-26 18:52:33 +010055
Reinhard Meyer7d6287c2010-11-07 12:38:43 +010056#define AT91_MATRIX_CS1A_SDRAMC (1 << 1)
57#define AT91_MATRIX_CS3A_SMC_SMARTMEDIA (1 << 3)
58#define AT91_MATRIX_CS4A_SMC_CF1 (1 << 4)
59#define AT91_MATRIX_CS5A_SMC_CF2 (1 << 5)
60#define AT91_MATRIX_DBPUC (1 << 8)
61#define AT91_MATRIX_VDDIOMSEL_1_8V (0 << 16)
62#define AT91_MATRIX_VDDIOMSEL_3_3V (1 << 16)
Heiko Schocherf1e3a8c2014-10-31 08:31:04 +010063#define AT91_MATRIX_EBI_IOSR_SEL (1 << 17)
64
65/* Maximum Number of Allowed Cycles for a Burst */
66#define AT91_MATRIX_SLOT_CYCLE (0xff << 0)
67#define AT91_MATRIX_SLOT_CYCLE_(x) (x << 0)
Stelian Pop78379932008-03-26 18:52:33 +010068
69#endif