blob: 6ee5ec09629bc0c6b07d95cf356fb12022ffaafd [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kumar Galae1c09492010-07-15 16:49:03 -05002/*
ramneek mehresh3d339632012-04-18 19:39:53 +00003 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Rajesh Bhagataec38012021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Kumar Galae1c09492010-07-15 16:49:03 -05005 */
6
7/*
8 * Corenet DS style board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
Kumar Galae1c09492010-07-15 16:49:03 -050015#include "../board/freescale/common/ics307_clk.h"
16
Shaohui Xie25a2b392011-03-16 10:10:32 +080017#ifdef CONFIG_RAMBOOT_PBL
18#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
19#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Aneesh Bansale0f50152015-06-16 10:36:00 +053020#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080021
Liu Gangb4611ee2012-08-09 05:10:03 +000022#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gang1e084582012-03-08 00:33:18 +000023/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000024#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
25#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
26 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +000027#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gang1e084582012-03-08 00:33:18 +000028#endif
29
Kumar Galae1c09492010-07-15 16:49:03 -050030/* High Level Configuration Options */
Kumar Galae1c09492010-07-15 16:49:03 -050031
Kumar Galae727a362011-01-12 02:48:53 -060032#ifndef CONFIG_RESET_VECTOR_ADDRESS
33#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
34#endif
35
York Sunfe845072016-12-28 08:43:45 -080036#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Kumar Galae1c09492010-07-15 16:49:03 -050037
Kumar Galae1c09492010-07-15 16:49:03 -050038/*
39 * These can be toggled for performance analysis, otherwise use default.
40 */
Kumar Galae1c09492010-07-15 16:49:03 -050041#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Kumar Galae1c09492010-07-15 16:49:03 -050042#ifdef CONFIG_DDR_ECC
Kumar Galae1c09492010-07-15 16:49:03 -050043#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
44#endif
45
York Sun18acc8b2010-09-28 15:20:36 -070046#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Kumar Galae1c09492010-07-15 16:49:03 -050047
48/*
Shaohui Xie25a2b392011-03-16 10:10:32 +080049 * Config the L3 Cache as L3 SRAM
50 */
51#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
52#ifdef CONFIG_PHYS_64BIT
53#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
54#else
55#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
56#endif
57#define CONFIG_SYS_L3_SIZE (1024 << 10)
58#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
59
Kumar Galae1c09492010-07-15 16:49:03 -050060#ifdef CONFIG_PHYS_64BIT
61#define CONFIG_SYS_DCSRBAR 0xf0000000
62#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
63#endif
64
Kumar Galae1c09492010-07-15 16:49:03 -050065/*
66 * DDR Setup
67 */
68#define CONFIG_VERY_BIG_RAM
69#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
70#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
71
Kumar Galae1c09492010-07-15 16:49:03 -050072#define SPD_EEPROM_ADDRESS1 0x51
73#define SPD_EEPROM_ADDRESS2 0x52
Kumar Galae38209e2011-02-09 02:00:08 +000074#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
York Sun269c7eb2010-10-18 13:46:49 -070075#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Kumar Galae1c09492010-07-15 16:49:03 -050076
77/*
78 * Local Bus Definitions
79 */
80
81/* Set the local bus clock 1/8 of platform clock */
82#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
83
84#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
85#ifdef CONFIG_PHYS_64BIT
86#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
87#else
88#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
89#endif
90
Kumar Galae1c09492010-07-15 16:49:03 -050091#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
92#ifdef CONFIG_PHYS_64BIT
93#define PIXIS_BASE_PHYS 0xfffdf0000ull
94#else
95#define PIXIS_BASE_PHYS PIXIS_BASE
96#endif
97
Kumar Galae1c09492010-07-15 16:49:03 -050098#define PIXIS_LBMAP_SWITCH 7
99#define PIXIS_LBMAP_MASK 0xf0
100#define PIXIS_LBMAP_SHIFT 4
101#define PIXIS_LBMAP_ALTBANK 0x40
102
Wolfgang Denk62fb2b42021-09-27 17:42:39 +0200103#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
Kumar Galae1c09492010-07-15 16:49:03 -0500104
Kumar Galae38209e2011-02-09 02:00:08 +0000105/* Nand Flash */
Kumar Galae38209e2011-02-09 02:00:08 +0000106#ifdef CONFIG_NAND_FSL_ELBC
107#define CONFIG_SYS_NAND_BASE 0xffa00000
108#ifdef CONFIG_PHYS_64BIT
109#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
110#else
111#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
112#endif
113
114#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
115#define CONFIG_SYS_MAX_NAND_DEVICE 1
Kumar Galae38209e2011-02-09 02:00:08 +0000116
117/* NAND flash config */
118#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
119 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
120 | BR_PS_8 /* Port Size = 8 bit */ \
121 | BR_MS_FCM /* MSEL = FCM */ \
122 | BR_V) /* valid */
123#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
124 | OR_FCM_PGS /* Large Page*/ \
125 | OR_FCM_CSCT \
126 | OR_FCM_CST \
127 | OR_FCM_CHT \
128 | OR_FCM_SCY_1 \
129 | OR_FCM_TRLX \
130 | OR_FCM_EHTR)
Kumar Galad0af3b92011-08-31 09:50:13 -0500131#endif /* CONFIG_NAND_FSL_ELBC */
Kumar Galae38209e2011-02-09 02:00:08 +0000132
Kumar Galae1c09492010-07-15 16:49:03 -0500133#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
134
Kumar Galae1c09492010-07-15 16:49:03 -0500135#define CONFIG_HWCONFIG
136
137/* define to use L1 as initial stack */
138#define CONFIG_L1_INIT_RAM
139#define CONFIG_SYS_INIT_RAM_LOCK
140#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
141#ifdef CONFIG_PHYS_64BIT
142#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
143#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
144/* The assembler doesn't like typecast */
145#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
146 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
147 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
148#else
149#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
150#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
151#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
152#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200153#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galae1c09492010-07-15 16:49:03 -0500154
Tom Rini55f37562022-05-24 14:14:02 -0400155#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kumar Galae1c09492010-07-15 16:49:03 -0500156
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530157#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Kumar Galae1c09492010-07-15 16:49:03 -0500158
159/* Serial Port - controlled on board with jumper J8
160 * open - index 2
161 * shorted - index 1
162 */
Kumar Galae1c09492010-07-15 16:49:03 -0500163#define CONFIG_SYS_NS16550_SERIAL
164#define CONFIG_SYS_NS16550_REG_SIZE 1
165#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
166
167#define CONFIG_SYS_BAUDRATE_TABLE \
168 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
169
170#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
171#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
172#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
173#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
174
Kumar Galae1c09492010-07-15 16:49:03 -0500175/* I2C */
Kumar Galae1c09492010-07-15 16:49:03 -0500176
177/*
178 * RapidIO
179 */
Kumar Gala8975d7a2010-12-30 12:09:53 -0600180#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500181#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600182#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500183#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600184#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500185#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600186#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500187
Kumar Gala8975d7a2010-12-30 12:09:53 -0600188#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500189#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600190#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500191#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600192#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500193#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600194#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500195
196/*
Liu Gang4cc85322012-03-08 00:33:17 +0000197 * for slave u-boot IMAGE instored in master memory space,
198 * PHYS must be aligned based on the SIZE
199 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800200#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
201#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
202#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
203#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gang85bcd732012-03-08 00:33:20 +0000204/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000205 * for slave UCODE and ENV instored in master memory space,
Liu Gang85bcd732012-03-08 00:33:20 +0000206 * PHYS must be aligned based on the SIZE
207 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800208#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gang99e0c292012-08-09 05:10:02 +0000209#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
210#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000211
Liu Gangf420aa92012-03-08 00:33:21 +0000212/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000213#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
214#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gang4cc85322012-03-08 00:33:17 +0000215
216/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000217 * SRIO_PCIE_BOOT - SLAVE
Liu Gang1e084582012-03-08 00:33:18 +0000218 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000219#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
220#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
221#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
222 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +0000223#endif
224
225/*
Shaohui Xie58649792011-05-12 18:46:14 +0800226 * eSPI - Enhanced SPI
227 */
Shaohui Xie58649792011-05-12 18:46:14 +0800228
229/*
Kumar Galae1c09492010-07-15 16:49:03 -0500230 * General PCI
231 * Memory space is mapped 1-1, but I/O space must start from 0.
232 */
233
234/* controller 1, direct to uli, tgtid 3, Base address 20000 */
235#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Kumar Galae1c09492010-07-15 16:49:03 -0500236#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500237#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Kumar Galae1c09492010-07-15 16:49:03 -0500238#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500239
240/* controller 2, Slot 2, tgtid 2, Base address 201000 */
241#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500242#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500243#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Kumar Galae1c09492010-07-15 16:49:03 -0500244#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500245
246/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Trübenbach, Ralfd8ec2c02011-04-20 13:04:47 +0000247#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500248#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500249#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Kumar Galae1c09492010-07-15 16:49:03 -0500250#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500251
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500252/* controller 4, Base address 203000 */
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500253#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500254#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500255
Kumar Galae1c09492010-07-15 16:49:03 -0500256/* Qman/Bman */
257#define CONFIG_SYS_BMAN_NUM_PORTALS 10
258#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
259#ifdef CONFIG_PHYS_64BIT
260#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
261#else
262#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
263#endif
264#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500265#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
266#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
267#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
268#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
269#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
270 CONFIG_SYS_BMAN_CENA_SIZE)
271#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
272#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500273#define CONFIG_SYS_QMAN_NUM_PORTALS 10
274#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
275#ifdef CONFIG_PHYS_64BIT
276#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
277#else
278#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
279#endif
280#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500281#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
282#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
283#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
284#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
285#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
286 CONFIG_SYS_QMAN_CENA_SIZE)
287#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
288#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500289
290#define CONFIG_SYS_DPAA_FMAN
291#define CONFIG_SYS_DPAA_PME
Kumar Galae1c09492010-07-15 16:49:03 -0500292
Kumar Galae1c09492010-07-15 16:49:03 -0500293#ifdef CONFIG_FMAN_ENET
294#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
295#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
296#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
297#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
298#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
299
Kumar Galae1c09492010-07-15 16:49:03 -0500300#define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
301#define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
302#define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
303#define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
304#define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
Kumar Galae1c09492010-07-15 16:49:03 -0500305
306#define CONFIG_SYS_TBIPA_VALUE 8
Kumar Galae1c09492010-07-15 16:49:03 -0500307#endif
308
309/*
310 * Environment
311 */
Kumar Galae1c09492010-07-15 16:49:03 -0500312#define CONFIG_LOADS_ECHO /* echo on for serial download */
313#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
314
Kumar Galae1c09492010-07-15 16:49:03 -0500315#ifdef CONFIG_MMC
Kumar Galae1c09492010-07-15 16:49:03 -0500316#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Kumar Galae1c09492010-07-15 16:49:03 -0500317#endif
318
319/*
320 * Miscellaneous configurable options
321 */
Kumar Galae1c09492010-07-15 16:49:03 -0500322
323/*
324 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500325 * have to be in the first 64 MB of memory, since this is
Kumar Galae1c09492010-07-15 16:49:03 -0500326 * the maximum mapped by the Linux kernel during initialization.
327 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500328#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
Kumar Galae1c09492010-07-15 16:49:03 -0500329
Kumar Galae1c09492010-07-15 16:49:03 -0500330/*
331 * Environment Configuration
332 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000333#define CONFIG_ROOTPATH "/opt/nfsroot"
Kumar Galae1c09492010-07-15 16:49:03 -0500334#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
335
York Sund1bb6022016-11-18 11:26:09 -0800336#ifdef CONFIG_TARGET_P4080DS
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000337#define __USB_PHY_TYPE ulpi
338#else
339#define __USB_PHY_TYPE utmi
340#endif
341
Kumar Galae1c09492010-07-15 16:49:03 -0500342#define CONFIG_EXTRA_ENV_SETTINGS \
Emil Medveb250d372010-08-31 22:57:43 -0500343 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000344 "bank_intlv=cs0_cs1;" \
ramneek mehresh1b57b002013-09-10 17:37:45 +0530345 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
346 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Kumar Galae1c09492010-07-15 16:49:03 -0500347 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200348 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
349 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Emil Medveb250d372010-08-31 22:57:43 -0500350 "tftpflash=tftpboot $loadaddr $uboot && " \
351 "protect off $ubootaddr +$filesize && " \
352 "erase $ubootaddr +$filesize && " \
353 "cp.b $loadaddr $ubootaddr $filesize && " \
354 "protect on $ubootaddr +$filesize && " \
355 "cmp.b $loadaddr $ubootaddr $filesize\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500356 "consoledev=ttyS0\0" \
357 "ramdiskaddr=2000000\0" \
358 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500359 "fdtaddr=1e00000\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500360 "fdtfile=p4080ds/p4080ds.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500361 "bdev=sda3\0"
Kumar Galae1c09492010-07-15 16:49:03 -0500362
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000363#include <asm/fsl_secure_boot.h>
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000364
Kumar Galae1c09492010-07-15 16:49:03 -0500365#endif /* __CONFIG_H */