blob: 78d5b5d996be8d951bfd96e591949f96c9bcdd4e [file] [log] [blame]
Timur Tabi9b45b5a2010-06-14 15:28:24 -05001/*
ramneek mehresh3d339632012-04-18 19:39:53 +00002 * Copyright 2010-2012 Freescale Semiconductor, Inc.
Timur Tabi9b45b5a2010-06-14 15:28:24 -05003 * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
4 * Timur Tabi <timur@freescale.com>
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Timur Tabi9b45b5a2010-06-14 15:28:24 -05007 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12#include "../board/freescale/common/ics307_clk.h"
13
Matthew McClintockc4253e92012-05-18 06:04:17 +000014#ifdef CONFIG_SDCARD
Ying Zhangdfb2b152013-08-16 15:16:12 +080015#define CONFIG_SPL_MMC_MINIMAL
16#define CONFIG_SPL_FLUSH_IMAGE
17#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhangdfb2b152013-08-16 15:16:12 +080018#define CONFIG_SYS_TEXT_BASE 0x11001000
19#define CONFIG_SPL_TEXT_BASE 0xf8f81000
Ying Zhang25daf572014-01-24 15:50:06 +080020#define CONFIG_SPL_PAD_TO 0x20000
21#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053022#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Ying Zhangdfb2b152013-08-16 15:16:12 +080023#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
24#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +080025#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
Ying Zhangdfb2b152013-08-16 15:16:12 +080026#define CONFIG_SYS_MPC85XX_NO_RESETVEC
27#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
28#define CONFIG_SPL_MMC_BOOT
29#ifdef CONFIG_SPL_BUILD
30#define CONFIG_SPL_COMMON_INIT_DDR
31#endif
Matthew McClintockc4253e92012-05-18 06:04:17 +000032#endif
33
34#ifdef CONFIG_SPIFLASH
Ying Zhang9b155ca2013-08-16 15:16:14 +080035#define CONFIG_SPL_SPI_FLASH_MINIMAL
36#define CONFIG_SPL_FLUSH_IMAGE
37#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang9b155ca2013-08-16 15:16:14 +080038#define CONFIG_SYS_TEXT_BASE 0x11001000
39#define CONFIG_SPL_TEXT_BASE 0xf8f81000
Ying Zhang25daf572014-01-24 15:50:06 +080040#define CONFIG_SPL_PAD_TO 0x20000
41#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053042#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Ying Zhang9b155ca2013-08-16 15:16:14 +080043#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
44#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +080045#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
Ying Zhang9b155ca2013-08-16 15:16:14 +080046#define CONFIG_SYS_MPC85XX_NO_RESETVEC
47#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
48#define CONFIG_SPL_SPI_BOOT
49#ifdef CONFIG_SPL_BUILD
50#define CONFIG_SPL_COMMON_INIT_DDR
51#endif
Matthew McClintockc4253e92012-05-18 06:04:17 +000052#endif
53
Matthew McClintockcd99caa2013-02-18 10:02:19 +000054#define CONFIG_NAND_FSL_ELBC
York Sun4a343052013-12-17 11:21:08 -080055#define CONFIG_SYS_NAND_MAX_ECCPOS 56
56#define CONFIG_SYS_NAND_MAX_OOBFREE 5
Matthew McClintockcd99caa2013-02-18 10:02:19 +000057
58#ifdef CONFIG_NAND
Ying Zhang9c2e84f2013-08-16 15:16:16 +080059#ifdef CONFIG_TPL_BUILD
60#define CONFIG_SPL_NAND_BOOT
61#define CONFIG_SPL_FLUSH_IMAGE
Simon Glass7db65a82016-09-12 23:18:45 -060062#define CONFIG_SPL_NAND_INIT
Ying Zhang9c2e84f2013-08-16 15:16:16 +080063#define CONFIG_SPL_COMMON_INIT_DDR
64#define CONFIG_SPL_MAX_SIZE (128 << 10)
65#define CONFIG_SPL_TEXT_BASE 0xf8f81000
66#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053067#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Ying Zhang9c2e84f2013-08-16 15:16:16 +080068#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
69#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
70#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
71#elif defined(CONFIG_SPL_BUILD)
Matthew McClintockcd99caa2013-02-18 10:02:19 +000072#define CONFIG_SPL_INIT_MINIMAL
Matthew McClintockcd99caa2013-02-18 10:02:19 +000073#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhang9c2e84f2013-08-16 15:16:16 +080074#define CONFIG_SPL_TEXT_BASE 0xff800000
75#define CONFIG_SPL_MAX_SIZE 4096
76#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
77#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
78#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
79#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
80#endif
81#define CONFIG_SPL_PAD_TO 0x20000
82#define CONFIG_TPL_PAD_TO 0x20000
83#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
84#define CONFIG_SYS_TEXT_BASE 0x11001000
85#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
Matthew McClintockcd99caa2013-02-18 10:02:19 +000086#endif
87
Timur Tabi9b45b5a2010-06-14 15:28:24 -050088/* High Level Configuration Options */
Timur Tabi9b45b5a2010-06-14 15:28:24 -050089#define CONFIG_MP /* support multiple processors */
90
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020091#ifndef CONFIG_SYS_TEXT_BASE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053092#define CONFIG_SYS_TEXT_BASE 0xeff40000
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020093#endif
94
Kumar Galae727a362011-01-12 02:48:53 -060095#ifndef CONFIG_RESET_VECTOR_ADDRESS
96#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
97#endif
98
Timur Tabi9b45b5a2010-06-14 15:28:24 -050099#define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400100#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
101#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
102#define CONFIG_PCIE3 /* PCIE controller 3 (ULI bridge) */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500103#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
104#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
105#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
106
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500107#define CONFIG_ENABLE_36BIT_PHYS
Timur Tabi6a873c92011-09-06 09:36:06 -0500108
109#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500110#define CONFIG_ADDR_MAP
111#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
Jiang Yutangb7738b52011-01-24 18:21:15 +0800112#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500113
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500114#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
115#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
116#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
117
118/*
119 * These can be toggled for performance analysis, otherwise use default.
120 */
121#define CONFIG_L2_CACHE
122#define CONFIG_BTB
123
124#define CONFIG_SYS_MEMTEST_START 0x00000000
125#define CONFIG_SYS_MEMTEST_END 0x7fffffff
126
Timur Tabid8f341c2011-08-04 18:03:41 -0500127#define CONFIG_SYS_CCSRBAR 0xffe00000
128#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500129
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000130/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
131 SPL code*/
132#ifdef CONFIG_SPL_BUILD
133#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
134#endif
135
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500136/* DDR Setup */
137#define CONFIG_DDR_SPD
138#define CONFIG_VERY_BIG_RAM
York Sunf0626592013-09-30 09:22:09 -0700139#define CONFIG_SYS_FSL_DDR3
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500140
141#ifdef CONFIG_DDR_ECC
142#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
143#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
144#endif
145
146#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
147#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
148
149#define CONFIG_NUM_DDR_CONTROLLERS 1
150#define CONFIG_DIMM_SLOTS_PER_CTLR 1
151#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
152
153/* I2C addresses of SPD EEPROMs */
154#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Galac68e86c2011-01-31 22:18:47 -0600155#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500156
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000157/* These are used when DDR doesn't use SPD. */
158#define CONFIG_SYS_SDRAM_SIZE 2048
159#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
160#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
161#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
162#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007F
163#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014202
164#define CONFIG_SYS_DDR_TIMING_3 0x00010000
165#define CONFIG_SYS_DDR_TIMING_0 0x40110104
166#define CONFIG_SYS_DDR_TIMING_1 0x5c5bd746
167#define CONFIG_SYS_DDR_TIMING_2 0x0fa8d4ca
168#define CONFIG_SYS_DDR_MODE_1 0x00441221
169#define CONFIG_SYS_DDR_MODE_2 0x00000000
170#define CONFIG_SYS_DDR_INTERVAL 0x0a280100
171#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
172#define CONFIG_SYS_DDR_CLK_CTRL 0x02800000
173#define CONFIG_SYS_DDR_CONTROL 0xc7000008
174#define CONFIG_SYS_DDR_CONTROL_2 0x24401041
175#define CONFIG_SYS_DDR_TIMING_4 0x00220001
176#define CONFIG_SYS_DDR_TIMING_5 0x02401400
177#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
178#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8675f608
179
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500180/*
181 * Memory map
182 *
183 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
184 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable
185 * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
186 *
187 * Localbus cacheable (TBD)
188 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
189 *
190 * Localbus non-cacheable
191 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
192 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000193 * 0xff80_0000 0xff80_7fff NAND 32K non-cacheable
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500194 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
195 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
196 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
197 */
198
199/*
200 * Local Bus Definitions
201 */
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000202#define CONFIG_SYS_FLASH_BASE 0xe8000000 /* start of FLASH 128M */
Jiang Yutangb7738b52011-01-24 18:21:15 +0800203#ifdef CONFIG_PHYS_64BIT
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000204#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe8000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800205#else
206#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
207#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500208
209#define CONFIG_FLASH_BR_PRELIM \
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000210 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500211#define CONFIG_FLASH_OR_PRELIM (OR_AM_128MB | 0xff7)
212
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000213#ifdef CONFIG_NAND
214#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
215#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
216#else
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500217#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
218#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000219#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500220
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000221#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500222#define CONFIG_SYS_FLASH_QUIET_TEST
223#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
224
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000225#define CONFIG_SYS_MAX_FLASH_BANKS 1
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500226#define CONFIG_SYS_MAX_FLASH_SECT 1024
227
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000228#ifndef CONFIG_SYS_MONITOR_BASE
229#ifdef CONFIG_SPL_BUILD
230#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
231#else
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200232#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000233#endif
234#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500235
236#define CONFIG_FLASH_CFI_DRIVER
237#define CONFIG_SYS_FLASH_CFI
238#define CONFIG_SYS_FLASH_EMPTY_INFO
239
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000240/* Nand Flash */
241#if defined(CONFIG_NAND_FSL_ELBC)
242#define CONFIG_SYS_NAND_BASE 0xff800000
243#ifdef CONFIG_PHYS_64BIT
244#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
245#else
246#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
247#endif
248
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800249#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000250#define CONFIG_SYS_MAX_NAND_DEVICE 1
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000251#define CONFIG_CMD_NAND 1
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800252#define CONFIG_SYS_NAND_BLOCK_SIZE (256 * 1024)
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000253#define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE
254
255/* NAND flash config */
256#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
257 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
258 | BR_PS_8 /* Port Size = 8 bit */ \
259 | BR_MS_FCM /* MSEL = FCM */ \
260 | BR_V) /* valid */
261#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* length 256K */ \
262 | OR_FCM_PGS /* Large Page*/ \
263 | OR_FCM_CSCT \
264 | OR_FCM_CST \
265 | OR_FCM_CHT \
266 | OR_FCM_SCY_1 \
267 | OR_FCM_TRLX \
268 | OR_FCM_EHTR)
269#ifdef CONFIG_NAND
270#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
271#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
272#else
273#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
274#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
275#endif
276
277#endif /* CONFIG_NAND_FSL_ELBC */
278
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500279#define CONFIG_BOARD_EARLY_INIT_F
280#define CONFIG_BOARD_EARLY_INIT_R
281#define CONFIG_MISC_INIT_R
Timur Tabi8848d472010-07-21 16:56:19 -0500282#define CONFIG_HWCONFIG
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500283
284#define CONFIG_FSL_NGPIXIS
285#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Jiang Yutangb7738b52011-01-24 18:21:15 +0800286#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500287#define PIXIS_BASE_PHYS 0xfffdf0000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800288#else
289#define PIXIS_BASE_PHYS PIXIS_BASE
290#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500291
292#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
293#define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB | 0x6ff7)
294
295#define PIXIS_LBMAP_SWITCH 7
York Sun362c9932011-01-26 10:30:00 -0800296#define PIXIS_LBMAP_MASK 0xF0
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500297#define PIXIS_LBMAP_ALTBANK 0x20
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000298#define PIXIS_SPD 0x07
299#define PIXIS_SPD_SYSCLK_MASK 0x07
Jiang Yutang382e3572011-02-24 16:11:56 +0800300#define PIXIS_ELBC_SPI_MASK 0xc0
301#define PIXIS_SPI 0x80
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500302
303#define CONFIG_SYS_INIT_RAM_LOCK
304#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200305#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500306
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500307#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200308 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500309#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
310
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530311#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Jerry Huang5b5bd372011-11-02 09:16:44 +0800312#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500313
314/*
Ying Zhangdfb2b152013-08-16 15:16:12 +0800315 * Config the L2 Cache as L2 SRAM
316*/
317#if defined(CONFIG_SPL_BUILD)
Ying Zhang9b155ca2013-08-16 15:16:14 +0800318#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800319#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
320#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
321#define CONFIG_SYS_L2_SIZE (256 << 10)
322#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
323#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
Ying Zhang3587a832014-01-24 15:50:08 +0800324#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800325#define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10)
Ying Zhang3587a832014-01-24 15:50:08 +0800326#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
327#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800328#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800329#elif defined(CONFIG_NAND)
330#ifdef CONFIG_TPL_BUILD
331#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
332#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
333#define CONFIG_SYS_L2_SIZE (256 << 10)
334#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
335#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
336#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
337#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
338#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
339#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
340#else
341#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
342#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
343#define CONFIG_SYS_L2_SIZE (256 << 10)
344#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
345#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
346#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
347#endif
Ying Zhangdfb2b152013-08-16 15:16:12 +0800348#endif
349#endif
350
351/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500352 * Serial Port
353 */
354#define CONFIG_CONS_INDEX 1
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500355#define CONFIG_SYS_NS16550_SERIAL
356#define CONFIG_SYS_NS16550_REG_SIZE 1
357#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Ying Zhangdfb2b152013-08-16 15:16:12 +0800358#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000359#define CONFIG_NS16550_MIN_FUNCTIONS
360#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500361
362#define CONFIG_SYS_BAUDRATE_TABLE \
363 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
364
365#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
366#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
367
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500368/* Video */
Timur Tabi32f709e2011-04-11 14:18:22 -0500369
Timur Tabi209c0722010-09-24 01:25:53 +0200370#ifdef CONFIG_FSL_DIU_FB
371#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
Timur Tabi209c0722010-09-24 01:25:53 +0200372#define CONFIG_CMD_BMP
Timur Tabi209c0722010-09-24 01:25:53 +0200373#define CONFIG_VIDEO_LOGO
374#define CONFIG_VIDEO_BMP_LOGO
Timur Tabi970c01f2010-09-16 16:35:44 -0500375#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
376/*
377 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
378 * disable empty flash sector detection, which is I/O-intensive.
379 */
380#undef CONFIG_SYS_FLASH_EMPTY_INFO
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500381#endif
382
Timur Tabi32f709e2011-04-11 14:18:22 -0500383#ifndef CONFIG_FSL_DIU_FB
Jiang Yutang6c698c02011-01-24 18:21:19 +0800384#endif
385
386#ifdef CONFIG_ATI
387#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
Jiang Yutang6c698c02011-01-24 18:21:19 +0800388#define CONFIG_BIOSEMU
Jiang Yutang6c698c02011-01-24 18:21:19 +0800389#define CONFIG_ATI_RADEON_FB
390#define CONFIG_VIDEO_LOGO
391#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Jiang Yutang6c698c02011-01-24 18:21:19 +0800392#endif
393
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500394/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200395#define CONFIG_SYS_I2C
396#define CONFIG_SYS_I2C_FSL
397#define CONFIG_SYS_FSL_I2C_SPEED 400000
398#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
399#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
400#define CONFIG_SYS_FSL_I2C2_SPEED 400000
401#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
402#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500403#define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}}
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500404
405/*
406 * I2C2 EEPROM
407 */
408#define CONFIG_ID_EEPROM
409#define CONFIG_SYS_I2C_EEPROM_NXID
410#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
411#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
412#define CONFIG_SYS_EEPROM_BUS_NUM 1
413
414/*
Jiang Yutang382e3572011-02-24 16:11:56 +0800415 * eSPI - Enhanced SPI
416 */
Jiang Yutang382e3572011-02-24 16:11:56 +0800417
418#define CONFIG_HARD_SPI
Jiang Yutang382e3572011-02-24 16:11:56 +0800419
Jiang Yutang382e3572011-02-24 16:11:56 +0800420#define CONFIG_SF_DEFAULT_SPEED 10000000
421#define CONFIG_SF_DEFAULT_MODE 0
422
423/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500424 * General PCI
425 * Memory space is mapped 1-1, but I/O space must start from 0.
426 */
427
428/* controller 1, Slot 2, tgtid 1, Base address a000 */
429#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800430#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500431#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
432#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800433#else
434#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
435#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
436#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500437#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
438#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
439#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800440#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500441#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800442#else
443#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
444#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500445#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
446
447/* controller 2, direct to uli, tgtid 2, Base address 9000 */
448#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800449#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500450#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
451#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800452#else
453#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
454#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
455#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500456#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
457#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
458#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800459#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500460#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800461#else
462#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
463#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500464#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
465
466/* controller 3, Slot 1, tgtid 3, Base address b000 */
467#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800468#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500469#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
470#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800471#else
472#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
473#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
474#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500475#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
476#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
477#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Jiang Yutangb7738b52011-01-24 18:21:15 +0800478#ifdef CONFIG_PHYS_64BIT
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500479#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
Jiang Yutangb7738b52011-01-24 18:21:15 +0800480#else
481#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
482#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500483#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
484
485#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000486#define CONFIG_PCI_INDIRECT_BRIDGE
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500487#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
488#endif
489
490/* SATA */
491#define CONFIG_LIBATA
492#define CONFIG_FSL_SATA
Zang Roy-R619112ce421a2012-11-26 00:05:38 +0000493#define CONFIG_FSL_SATA_V2
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500494
495#define CONFIG_SYS_SATA_MAX_DEVICE 2
496#define CONFIG_SATA1
497#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
498#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
499#define CONFIG_SATA2
500#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
501#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
502
503#ifdef CONFIG_FSL_SATA
504#define CONFIG_LBA48
505#define CONFIG_CMD_SATA
506#define CONFIG_DOS_PARTITION
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500507#endif
508
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500509#ifdef CONFIG_MMC
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500510#define CONFIG_FSL_ESDHC
511#define CONFIG_GENERIC_MMC
512#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
513#endif
514
515#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500516#define CONFIG_DOS_PARTITION
517#endif
518
519#define CONFIG_TSEC_ENET
520#ifdef CONFIG_TSEC_ENET
521
522#define CONFIG_TSECV2
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500523
524#define CONFIG_MII /* MII PHY management */
525#define CONFIG_TSEC1 1
526#define CONFIG_TSEC1_NAME "eTSEC1"
527#define CONFIG_TSEC2 1
528#define CONFIG_TSEC2_NAME "eTSEC2"
529
530#define TSEC1_PHY_ADDR 1
531#define TSEC2_PHY_ADDR 2
532
533#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
534#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
535
536#define TSEC1_PHYIDX 0
537#define TSEC2_PHYIDX 0
538
539#define CONFIG_ETHPRIME "eTSEC1"
540
541#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
542#endif
543
544/*
Yangbo Lu140b2bb2014-10-16 10:58:55 +0800545 * Dynamic MTD Partition support with mtdparts
546 */
547#define CONFIG_MTD_DEVICE
548#define CONFIG_MTD_PARTITIONS
549#define CONFIG_CMD_MTDPARTS
550#define CONFIG_FLASH_CFI_MTD
551#ifdef CONFIG_PHYS_64BIT
552#define MTDIDS_DEFAULT "nor0=fe8000000.nor"
553#define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:48m(ramdisk)," \
554 "14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
555 "512k(dtb),768k(u-boot)"
556#else
557#define MTDIDS_DEFAULT "nor0=e8000000.nor"
558#define MTDPARTS_DEFAULT "mtdparts=e8000000.nor:48m(ramdisk)," \
559 "14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
560 "512k(dtb),768k(u-boot)"
561#endif
562
563/*
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500564 * Environment
565 */
Ying Zhang9b155ca2013-08-16 15:16:14 +0800566#ifdef CONFIG_SPIFLASH
Matthew McClintockc4253e92012-05-18 06:04:17 +0000567#define CONFIG_ENV_IS_IN_SPI_FLASH
568#define CONFIG_ENV_SPI_BUS 0
569#define CONFIG_ENV_SPI_CS 0
570#define CONFIG_ENV_SPI_MAX_HZ 10000000
571#define CONFIG_ENV_SPI_MODE 0
572#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
573#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
574#define CONFIG_ENV_SECT_SIZE 0x10000
Ying Zhangdfb2b152013-08-16 15:16:12 +0800575#elif defined(CONFIG_SDCARD)
Matthew McClintockc4253e92012-05-18 06:04:17 +0000576#define CONFIG_ENV_IS_IN_MMC
Ying Zhangdfb2b152013-08-16 15:16:12 +0800577#define CONFIG_FSL_FIXED_MMC_LOCATION
Matthew McClintockc4253e92012-05-18 06:04:17 +0000578#define CONFIG_ENV_SIZE 0x2000
579#define CONFIG_SYS_MMC_ENV_DEV 0
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000580#elif defined(CONFIG_NAND)
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800581#ifdef CONFIG_TPL_BUILD
582#define CONFIG_ENV_SIZE 0x2000
583#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
584#else
Matthew McClintockc4253e92012-05-18 06:04:17 +0000585#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Ying Zhang9c2e84f2013-08-16 15:16:16 +0800586#endif
587#define CONFIG_ENV_IS_IN_NAND
588#define CONFIG_ENV_OFFSET (1024 * 1024)
Matthew McClintockc4253e92012-05-18 06:04:17 +0000589#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
Matthew McClintockcd99caa2013-02-18 10:02:19 +0000590#elif defined(CONFIG_SYS_RAMBOOT)
Matthew McClintockc4253e92012-05-18 06:04:17 +0000591#define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
592#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
593#define CONFIG_ENV_SIZE 0x2000
Matthew McClintockc4253e92012-05-18 06:04:17 +0000594#else
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500595#define CONFIG_ENV_IS_IN_FLASH
Matthew McClintockc4253e92012-05-18 06:04:17 +0000596#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500597#define CONFIG_ENV_SIZE 0x2000
Matthew McClintockc4253e92012-05-18 06:04:17 +0000598#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
599#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500600
601#define CONFIG_LOADS_ECHO
602#define CONFIG_SYS_LOADS_BAUD_CHANGE
603
604/*
605 * Command line configuration.
606 */
Kumar Gala5900ea72010-06-09 22:59:41 -0500607#define CONFIG_CMD_ERRATA
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500608#define CONFIG_CMD_IRQ
Matthew McClintock49b9da12010-12-17 17:26:41 -0600609#define CONFIG_CMD_REGINFO
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500610
611#ifdef CONFIG_PCI
612#define CONFIG_CMD_PCI
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500613#endif
614
615/*
616 * USB
617 */
ramneek mehresh3d339632012-04-18 19:39:53 +0000618#define CONFIG_HAS_FSL_DR_USB
619#ifdef CONFIG_HAS_FSL_DR_USB
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500620#define CONFIG_USB_EHCI
621
622#ifdef CONFIG_USB_EHCI
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500623#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
624#define CONFIG_USB_EHCI_FSL
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500625#endif
ramneek mehresh3d339632012-04-18 19:39:53 +0000626#endif
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500627
628/*
629 * Miscellaneous configurable options
630 */
631#define CONFIG_SYS_LONGHELP /* undef to save memory */
632#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500633#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500634#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500635#ifdef CONFIG_CMD_KGDB
636#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
637#else
638#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
639#endif
640/* Print Buffer Size */
641#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
642#define CONFIG_SYS_MAXARGS 16
643#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500644
645/*
646 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500647 * have to be in the first 64 MB of memory, since this is
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500648 * the maximum mapped by the Linux kernel during initialization.
649 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500650#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
651#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500652
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500653#ifdef CONFIG_CMD_KGDB
654#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500655#endif
656
657/*
658 * Environment Configuration
659 */
660
661#define CONFIG_HOSTNAME p1022ds
Joe Hershberger257ff782011-10-13 13:03:47 +0000662#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000663#define CONFIG_BOOTFILE "uImage"
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500664#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
665
666#define CONFIG_LOADADDR 1000000
667
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500668
669#define CONFIG_BAUDRATE 115200
670
Timur Tabi1a70b232012-05-04 12:21:29 +0000671#define CONFIG_EXTRA_ENV_SETTINGS \
672 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200673 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
674 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Timur Tabi1a70b232012-05-04 12:21:29 +0000675 "tftpflash=tftpboot $loadaddr $uboot && " \
676 "protect off $ubootaddr +$filesize && " \
677 "erase $ubootaddr +$filesize && " \
678 "cp.b $loadaddr $ubootaddr $filesize && " \
679 "protect on $ubootaddr +$filesize && " \
680 "cmp.b $loadaddr $ubootaddr $filesize\0" \
681 "consoledev=ttyS0\0" \
682 "ramdiskaddr=2000000\0" \
683 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500684 "fdtaddr=1e00000\0" \
Timur Tabi1a70b232012-05-04 12:21:29 +0000685 "fdtfile=p1022ds.dtb\0" \
686 "bdev=sda3\0" \
Timur Tabi32f709e2011-04-11 14:18:22 -0500687 "hwconfig=esdhc;audclk:12\0"
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500688
689#define CONFIG_HDBOOT \
690 "setenv bootargs root=/dev/$bdev rw " \
Timur Tabi1a70b232012-05-04 12:21:29 +0000691 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500692 "tftp $loadaddr $bootfile;" \
693 "tftp $fdtaddr $fdtfile;" \
694 "bootm $loadaddr - $fdtaddr"
695
696#define CONFIG_NFSBOOTCOMMAND \
697 "setenv bootargs root=/dev/nfs rw " \
698 "nfsroot=$serverip:$rootpath " \
699 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Timur Tabi1a70b232012-05-04 12:21:29 +0000700 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500701 "tftp $loadaddr $bootfile;" \
702 "tftp $fdtaddr $fdtfile;" \
703 "bootm $loadaddr - $fdtaddr"
704
705#define CONFIG_RAMBOOTCOMMAND \
706 "setenv bootargs root=/dev/ram rw " \
Timur Tabi1a70b232012-05-04 12:21:29 +0000707 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
Timur Tabi9b45b5a2010-06-14 15:28:24 -0500708 "tftp $ramdiskaddr $ramdiskfile;" \
709 "tftp $loadaddr $bootfile;" \
710 "tftp $fdtaddr $fdtfile;" \
711 "bootm $loadaddr $ramdiskaddr $fdtaddr"
712
713#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
714
715#endif