blob: 121963fe5ce5ff6cc6556bb9a0719c1bf21c893d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kumar Galae1c09492010-07-15 16:49:03 -05002/*
ramneek mehresh3d339632012-04-18 19:39:53 +00003 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Rajesh Bhagataec38012021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Kumar Galae1c09492010-07-15 16:49:03 -05005 */
6
7/*
8 * Corenet DS style board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
Kumar Galae1c09492010-07-15 16:49:03 -050015#include "../board/freescale/common/ics307_clk.h"
16
Shaohui Xie25a2b392011-03-16 10:10:32 +080017#ifdef CONFIG_RAMBOOT_PBL
Udit Agarwald2dd2f72019-11-07 16:11:39 +000018#ifdef CONFIG_NXP_ESBC
Shaohui Xie25a2b392011-03-16 10:10:32 +080019#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
20#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Miquel Raynald0935362019-10-03 19:50:03 +020021#ifdef CONFIG_MTD_RAW_NAND
Aneesh Bansale0f50152015-06-16 10:36:00 +053022#define CONFIG_RAMBOOT_NAND
23#endif
Aneesh Bansalb69061d2015-06-16 10:36:43 +053024#define CONFIG_BOOTSCRIPT_COPY_RAM
Aneesh Bansale0f50152015-06-16 10:36:00 +053025#else
26#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
27#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shaohui Xie25a2b392011-03-16 10:10:32 +080028#endif
Aneesh Bansale0f50152015-06-16 10:36:00 +053029#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080030
Liu Gangb4611ee2012-08-09 05:10:03 +000031#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gang1e084582012-03-08 00:33:18 +000032/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000033#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
34#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
35 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +000036#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gang1e084582012-03-08 00:33:18 +000037#endif
38
Kumar Galae1c09492010-07-15 16:49:03 -050039/* High Level Configuration Options */
Kumar Galae1c09492010-07-15 16:49:03 -050040#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Kumar Galae1c09492010-07-15 16:49:03 -050041
Kumar Galae727a362011-01-12 02:48:53 -060042#ifndef CONFIG_RESET_VECTOR_ADDRESS
43#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
44#endif
45
Kumar Galae1c09492010-07-15 16:49:03 -050046#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080047#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040048#define CONFIG_PCIE1 /* PCIE controller 1 */
49#define CONFIG_PCIE2 /* PCIE controller 2 */
Kumar Galae1c09492010-07-15 16:49:03 -050050
Shaohui Xiec6083892011-05-12 18:46:40 +080051#if defined(CONFIG_SPIFLASH)
Shaohui Xiec6083892011-05-12 18:46:40 +080052#elif defined(CONFIG_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +000053#define CONFIG_FSL_FIXED_MMC_LOCATION
Kumar Galae1c09492010-07-15 16:49:03 -050054#endif
55
Kumar Galae1c09492010-07-15 16:49:03 -050056/*
57 * These can be toggled for performance analysis, otherwise use default.
58 */
59#define CONFIG_SYS_CACHE_STASHING
Kumar Galae1c09492010-07-15 16:49:03 -050060#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Kumar Galae1c09492010-07-15 16:49:03 -050061#ifdef CONFIG_DDR_ECC
Kumar Galae1c09492010-07-15 16:49:03 -050062#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
63#endif
64
65#define CONFIG_ENABLE_36BIT_PHYS
66
York Sun18acc8b2010-09-28 15:20:36 -070067#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Kumar Galae1c09492010-07-15 16:49:03 -050068
69/*
Shaohui Xie25a2b392011-03-16 10:10:32 +080070 * Config the L3 Cache as L3 SRAM
71 */
72#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
73#ifdef CONFIG_PHYS_64BIT
74#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
75#else
76#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
77#endif
78#define CONFIG_SYS_L3_SIZE (1024 << 10)
79#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
80
Kumar Galae1c09492010-07-15 16:49:03 -050081#ifdef CONFIG_PHYS_64BIT
82#define CONFIG_SYS_DCSRBAR 0xf0000000
83#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
84#endif
85
86/* EEPROM */
Kumar Galae1c09492010-07-15 16:49:03 -050087#define CONFIG_SYS_I2C_EEPROM_NXID
88#define CONFIG_SYS_EEPROM_BUS_NUM 0
Kumar Galae1c09492010-07-15 16:49:03 -050089
90/*
91 * DDR Setup
92 */
93#define CONFIG_VERY_BIG_RAM
94#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
95#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
96
Kumar Galae1c09492010-07-15 16:49:03 -050097#define CONFIG_SYS_SPD_BUS_NUM 1
98#define SPD_EEPROM_ADDRESS1 0x51
99#define SPD_EEPROM_ADDRESS2 0x52
Kumar Galae38209e2011-02-09 02:00:08 +0000100#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
York Sun269c7eb2010-10-18 13:46:49 -0700101#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Kumar Galae1c09492010-07-15 16:49:03 -0500102
103/*
104 * Local Bus Definitions
105 */
106
107/* Set the local bus clock 1/8 of platform clock */
108#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
109
110#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
111#ifdef CONFIG_PHYS_64BIT
112#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
113#else
114#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
115#endif
116
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800117#define CONFIG_SYS_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000118 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800119 | BR_PS_16 | BR_V)
120#define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
Kumar Galae1c09492010-07-15 16:49:03 -0500121 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
122
Kumar Galae1c09492010-07-15 16:49:03 -0500123#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
124#ifdef CONFIG_PHYS_64BIT
125#define PIXIS_BASE_PHYS 0xfffdf0000ull
126#else
127#define PIXIS_BASE_PHYS PIXIS_BASE
128#endif
129
Kumar Galae1c09492010-07-15 16:49:03 -0500130#define PIXIS_LBMAP_SWITCH 7
131#define PIXIS_LBMAP_MASK 0xf0
132#define PIXIS_LBMAP_SHIFT 4
133#define PIXIS_LBMAP_ALTBANK 0x40
134
135#define CONFIG_SYS_FLASH_QUIET_TEST
Wolfgang Denk62fb2b42021-09-27 17:42:39 +0200136#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
Kumar Galae1c09492010-07-15 16:49:03 -0500137
Kumar Galae1c09492010-07-15 16:49:03 -0500138#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
139#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
140#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
141
Shaohui Xie25a2b392011-03-16 10:10:32 +0800142#if defined(CONFIG_RAMBOOT_PBL)
143#define CONFIG_SYS_RAMBOOT
144#endif
145
Kumar Galae38209e2011-02-09 02:00:08 +0000146/* Nand Flash */
Kumar Galae38209e2011-02-09 02:00:08 +0000147#ifdef CONFIG_NAND_FSL_ELBC
148#define CONFIG_SYS_NAND_BASE 0xffa00000
149#ifdef CONFIG_PHYS_64BIT
150#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
151#else
152#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
153#endif
154
155#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
156#define CONFIG_SYS_MAX_NAND_DEVICE 1
Kumar Galae38209e2011-02-09 02:00:08 +0000157
158/* NAND flash config */
159#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
160 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
161 | BR_PS_8 /* Port Size = 8 bit */ \
162 | BR_MS_FCM /* MSEL = FCM */ \
163 | BR_V) /* valid */
164#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
165 | OR_FCM_PGS /* Large Page*/ \
166 | OR_FCM_CSCT \
167 | OR_FCM_CST \
168 | OR_FCM_CHT \
169 | OR_FCM_SCY_1 \
170 | OR_FCM_TRLX \
171 | OR_FCM_EHTR)
Kumar Galad0af3b92011-08-31 09:50:13 -0500172#endif /* CONFIG_NAND_FSL_ELBC */
Kumar Galae38209e2011-02-09 02:00:08 +0000173
Kumar Galae1c09492010-07-15 16:49:03 -0500174#define CONFIG_SYS_FLASH_EMPTY_INFO
Kumar Galae1c09492010-07-15 16:49:03 -0500175#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
176
Kumar Galae1c09492010-07-15 16:49:03 -0500177#define CONFIG_HWCONFIG
178
179/* define to use L1 as initial stack */
180#define CONFIG_L1_INIT_RAM
181#define CONFIG_SYS_INIT_RAM_LOCK
182#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
183#ifdef CONFIG_PHYS_64BIT
184#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
185#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
186/* The assembler doesn't like typecast */
187#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
188 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
189 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
190#else
191#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
192#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
193#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
194#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200195#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galae1c09492010-07-15 16:49:03 -0500196
Wolfgang Denk0191e472010-10-26 14:34:52 +0200197#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kumar Galae1c09492010-07-15 16:49:03 -0500198#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
199
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530200#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Kumar Galae1c09492010-07-15 16:49:03 -0500201
202/* Serial Port - controlled on board with jumper J8
203 * open - index 2
204 * shorted - index 1
205 */
Kumar Galae1c09492010-07-15 16:49:03 -0500206#define CONFIG_SYS_NS16550_SERIAL
207#define CONFIG_SYS_NS16550_REG_SIZE 1
208#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
209
210#define CONFIG_SYS_BAUDRATE_TABLE \
211 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
212
213#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
214#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
215#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
216#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
217
Kumar Galae1c09492010-07-15 16:49:03 -0500218/* I2C */
Kumar Galae1c09492010-07-15 16:49:03 -0500219
220/*
221 * RapidIO
222 */
Kumar Gala8975d7a2010-12-30 12:09:53 -0600223#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500224#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600225#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500226#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600227#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500228#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600229#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500230
Kumar Gala8975d7a2010-12-30 12:09:53 -0600231#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500232#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600233#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500234#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600235#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500236#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600237#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500238
239/*
Liu Gang4cc85322012-03-08 00:33:17 +0000240 * for slave u-boot IMAGE instored in master memory space,
241 * PHYS must be aligned based on the SIZE
242 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800243#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
244#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
245#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
246#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gang85bcd732012-03-08 00:33:20 +0000247/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000248 * for slave UCODE and ENV instored in master memory space,
Liu Gang85bcd732012-03-08 00:33:20 +0000249 * PHYS must be aligned based on the SIZE
250 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800251#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gang99e0c292012-08-09 05:10:02 +0000252#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
253#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000254
Liu Gangf420aa92012-03-08 00:33:21 +0000255/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000256#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
257#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gang4cc85322012-03-08 00:33:17 +0000258
259/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000260 * SRIO_PCIE_BOOT - SLAVE
Liu Gang1e084582012-03-08 00:33:18 +0000261 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000262#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
263#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
264#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
265 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +0000266#endif
267
268/*
Shaohui Xie58649792011-05-12 18:46:14 +0800269 * eSPI - Enhanced SPI
270 */
Shaohui Xie58649792011-05-12 18:46:14 +0800271
272/*
Kumar Galae1c09492010-07-15 16:49:03 -0500273 * General PCI
274 * Memory space is mapped 1-1, but I/O space must start from 0.
275 */
276
277/* controller 1, direct to uli, tgtid 3, Base address 20000 */
278#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Kumar Galae1c09492010-07-15 16:49:03 -0500279#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500280#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Kumar Galae1c09492010-07-15 16:49:03 -0500281#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500282
283/* controller 2, Slot 2, tgtid 2, Base address 201000 */
284#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500285#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500286#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Kumar Galae1c09492010-07-15 16:49:03 -0500287#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500288
289/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Trübenbach, Ralfd8ec2c02011-04-20 13:04:47 +0000290#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500291#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500292#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Kumar Galae1c09492010-07-15 16:49:03 -0500293#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500294
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500295/* controller 4, Base address 203000 */
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500296#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500297#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500298
Kumar Galae1c09492010-07-15 16:49:03 -0500299/* Qman/Bman */
300#define CONFIG_SYS_BMAN_NUM_PORTALS 10
301#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
302#ifdef CONFIG_PHYS_64BIT
303#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
304#else
305#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
306#endif
307#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500308#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
309#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
310#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
311#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
312#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
313 CONFIG_SYS_BMAN_CENA_SIZE)
314#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
315#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500316#define CONFIG_SYS_QMAN_NUM_PORTALS 10
317#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
318#ifdef CONFIG_PHYS_64BIT
319#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
320#else
321#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
322#endif
323#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500324#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
325#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
326#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
327#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
328#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
329 CONFIG_SYS_QMAN_CENA_SIZE)
330#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
331#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500332
333#define CONFIG_SYS_DPAA_FMAN
334#define CONFIG_SYS_DPAA_PME
Timur Tabi275f4bb2011-11-22 09:21:25 -0600335#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Kumar Galae1c09492010-07-15 16:49:03 -0500336
Kumar Galae1c09492010-07-15 16:49:03 -0500337#ifdef CONFIG_PCI
Kumar Galae1c09492010-07-15 16:49:03 -0500338#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Kumar Galae1c09492010-07-15 16:49:03 -0500339#endif /* CONFIG_PCI */
340
341/* SATA */
342#ifdef CONFIG_FSL_SATA_V2
Kumar Galae1c09492010-07-15 16:49:03 -0500343#define CONFIG_SATA1
344#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
345#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
346#define CONFIG_SATA2
347#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
348#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
349
350#define CONFIG_LBA48
Kumar Galae1c09492010-07-15 16:49:03 -0500351#endif
352
353#ifdef CONFIG_FMAN_ENET
354#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
355#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
356#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
357#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
358#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
359
Kumar Galae1c09492010-07-15 16:49:03 -0500360#define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
361#define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
362#define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
363#define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
364#define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
Kumar Galae1c09492010-07-15 16:49:03 -0500365
366#define CONFIG_SYS_TBIPA_VALUE 8
Kumar Galae1c09492010-07-15 16:49:03 -0500367#endif
368
369/*
370 * Environment
371 */
Kumar Galae1c09492010-07-15 16:49:03 -0500372#define CONFIG_LOADS_ECHO /* echo on for serial download */
373#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
374
375/*
Kumar Galae1c09492010-07-15 16:49:03 -0500376* USB
377*/
ramneek mehresh3d339632012-04-18 19:39:53 +0000378#define CONFIG_HAS_FSL_DR_USB
379#define CONFIG_HAS_FSL_MPH_USB
380
381#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Kumar Galae1c09492010-07-15 16:49:03 -0500382#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
ramneek mehresh3d339632012-04-18 19:39:53 +0000383#endif
Kumar Galae1c09492010-07-15 16:49:03 -0500384
Kumar Galae1c09492010-07-15 16:49:03 -0500385#ifdef CONFIG_MMC
Kumar Galae1c09492010-07-15 16:49:03 -0500386#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
387#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Kumar Galae1c09492010-07-15 16:49:03 -0500388#endif
389
390/*
391 * Miscellaneous configurable options
392 */
Kumar Galae1c09492010-07-15 16:49:03 -0500393
394/*
395 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500396 * have to be in the first 64 MB of memory, since this is
Kumar Galae1c09492010-07-15 16:49:03 -0500397 * the maximum mapped by the Linux kernel during initialization.
398 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500399#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
400#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Galae1c09492010-07-15 16:49:03 -0500401
Kumar Galae1c09492010-07-15 16:49:03 -0500402/*
403 * Environment Configuration
404 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000405#define CONFIG_ROOTPATH "/opt/nfsroot"
Kumar Galae1c09492010-07-15 16:49:03 -0500406#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
407
York Sund1bb6022016-11-18 11:26:09 -0800408#ifdef CONFIG_TARGET_P4080DS
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000409#define __USB_PHY_TYPE ulpi
410#else
411#define __USB_PHY_TYPE utmi
412#endif
413
Kumar Galae1c09492010-07-15 16:49:03 -0500414#define CONFIG_EXTRA_ENV_SETTINGS \
Emil Medveb250d372010-08-31 22:57:43 -0500415 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000416 "bank_intlv=cs0_cs1;" \
ramneek mehresh1b57b002013-09-10 17:37:45 +0530417 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
418 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Kumar Galae1c09492010-07-15 16:49:03 -0500419 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200420 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
421 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Emil Medveb250d372010-08-31 22:57:43 -0500422 "tftpflash=tftpboot $loadaddr $uboot && " \
423 "protect off $ubootaddr +$filesize && " \
424 "erase $ubootaddr +$filesize && " \
425 "cp.b $loadaddr $ubootaddr $filesize && " \
426 "protect on $ubootaddr +$filesize && " \
427 "cmp.b $loadaddr $ubootaddr $filesize\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500428 "consoledev=ttyS0\0" \
429 "ramdiskaddr=2000000\0" \
430 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500431 "fdtaddr=1e00000\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500432 "fdtfile=p4080ds/p4080ds.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500433 "bdev=sda3\0"
Kumar Galae1c09492010-07-15 16:49:03 -0500434
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000435#include <asm/fsl_secure_boot.h>
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000436
Kumar Galae1c09492010-07-15 16:49:03 -0500437#endif /* __CONFIG_H */