blob: 4a3ca017e8377f653e5fa8d7d0b55889257d1017 [file] [log] [blame]
Jon Loeliger465b9d82006-04-27 10:15:16 -05001/*
Kumar Gala46b208982011-01-04 17:45:13 -06002 * Copyright 2006, 2010-2011 Freescale Semiconductor.
Jon Loeliger465b9d82006-04-27 10:15:16 -05003 *
Jon Loeliger5c8aa972006-04-26 17:58:56 -05004 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
Jon Loeliger465b9d82006-04-27 10:15:16 -050026 * MPC8641HPCN board configuration file
Jon Loeliger5c8aa972006-04-26 17:58:56 -050027 *
28 * Make sure you change the MAC address and other network params first,
29 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
30 */
31
32#ifndef __CONFIG_H
33#define __CONFIG_H
34
35/* High Level Configuration Options */
36#define CONFIG_MPC86xx 1 /* MPC86xx */
37#define CONFIG_MPC8641 1 /* MPC8641 specific */
38#define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */
Kumar Gala56d150e2009-03-31 23:02:38 -050039#define CONFIG_MP 1 /* support multiple processors */
Wolfgang Denka1be4762008-05-20 16:00:29 +020040#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Becky Bruce0bd25092008-11-06 17:37:35 -060041/*#define CONFIG_PHYS_64BIT 1*/ /* Place devices in 36-bit space */
Becky Bruce16334362009-02-03 18:10:54 -060042#define CONFIG_ADDR_MAP 1 /* Use addr map */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050043
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020044/*
45 * default CCSRBAR is at 0xff700000
46 * assume U-Boot is less than 0.5MB
47 */
48#define CONFIG_SYS_TEXT_BASE 0xeff00000
49
Jon Loeliger5c8aa972006-04-26 17:58:56 -050050#ifdef RUN_DIAG
Becky Bruce05ddb882008-11-05 14:55:33 -060051#define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050052#endif
Jon Loeliger465b9d82006-04-27 10:15:16 -050053
Becky Bruce6c2bec32008-10-31 17:14:14 -050054/*
Becky Bruced1cb6cb2008-11-03 15:44:01 -060055 * virtual address to be used for temporary mappings. There
56 * should be 128k free at this VA.
57 */
58#define CONFIG_SYS_SCRATCH_VA 0xe0000000
59
Kumar Gala46b208982011-01-04 17:45:13 -060060#define CONFIG_SYS_SRIO
61#define CONFIG_SRIO1 /* SRIO port 1 */
Becky Bruce6c2bec32008-10-31 17:14:14 -050062
Ed Swarthout91080f72007-08-02 14:09:49 -050063#define CONFIG_PCI 1 /* Enable PCI/PCIE */
Kumar Galae78f6652010-07-09 00:02:34 -050064#define CONFIG_PCIE1 1 /* PCIE controler 1 (ULI bridge) */
65#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot) */
Ed Swarthout91080f72007-08-02 14:09:49 -050066#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala6f2c1e92008-10-21 18:06:15 -050067#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Becky Bruceb415b562008-01-23 16:31:01 -060068#define CONFIG_FSL_LAW 1 /* Use common FSL law init code */
Jon Loeliger465b9d82006-04-27 10:15:16 -050069
Wolfgang Denka1be4762008-05-20 16:00:29 +020070#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050071#define CONFIG_ENV_OVERWRITE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050072
Peter Tyser86dee4a2010-10-07 22:32:48 -050073#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
Becky Bruce03ea1be2008-05-08 19:02:12 -050074#define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
Becky Bruce16334362009-02-03 18:10:54 -060075#define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050076
Wolfgang Denka1be4762008-05-20 16:00:29 +020077#define CONFIG_ALTIVEC 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -050078
Jon Loeliger465b9d82006-04-27 10:15:16 -050079/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050080 * L2CR setup -- make sure this is right for your board!
81 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_L2
Jon Loeliger5c8aa972006-04-26 17:58:56 -050083#define L2_INIT 0
84#define L2_ENABLE (L2CR_L2E)
85
86#ifndef CONFIG_SYS_CLK_FREQ
Ed Swarthout91080f72007-08-02 14:09:49 -050087#ifndef __ASSEMBLY__
88extern unsigned long get_board_sys_clk(unsigned long dummy);
89#endif
Wolfgang Denka1be4762008-05-20 16:00:29 +020090#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050091#endif
92
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
94#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -050095
Jon Loeliger5c8aa972006-04-26 17:58:56 -050096/*
Becky Bruce0bd25092008-11-06 17:37:35 -060097 * With the exception of PCI Memory and Rapid IO, most devices will simply
98 * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
99 * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
100 */
101#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500102#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
Becky Bruce0bd25092008-11-06 17:37:35 -0600103#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500104#define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600105#endif
106
107/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500108 * Base addresses -- Note these are effective addresses where the
109 * actual resources get mapped (not physical addresses)
110 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600112#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500114
Becky Bruce0bd25092008-11-06 17:37:35 -0600115/* Physical addresses */
116#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500117#define CONFIG_SYS_CCSRBAR_PHYS_HIGH CONFIG_SYS_PHYS_ADDR_HIGH
118#define CONFIG_SYS_CCSRBAR_PHYS \
119 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
120 CONFIG_SYS_CCSRBAR_PHYS_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -0600121
york93799ca2010-07-02 22:25:52 +0000122#define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */
123
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500124/*
125 * DDR Setup
126 */
Kumar Galacad506c2008-08-26 15:01:35 -0500127#define CONFIG_FSL_DDR2
128#undef CONFIG_FSL_DDR_INTERACTIVE
129#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
130#define CONFIG_DDR_SPD
131
132#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
133#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
134
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
136#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruced1cb6cb2008-11-03 15:44:01 -0600137#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jin Zhengxiong439498f2006-07-13 10:35:10 -0500138#define CONFIG_VERY_BIG_RAM
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500139
Kumar Galacad506c2008-08-26 15:01:35 -0500140#define CONFIG_NUM_DDR_CONTROLLERS 2
141#define CONFIG_DIMM_SLOTS_PER_CTLR 2
142#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500143
Kumar Galacad506c2008-08-26 15:01:35 -0500144/*
145 * I2C addresses of SPD EEPROMs
146 */
147#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
148#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
149#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
150#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500151
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500152
Kumar Galacad506c2008-08-26 15:01:35 -0500153/*
154 * These are used when DDR doesn't use SPD.
155 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
157#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
158#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
159#define CONFIG_SYS_DDR_TIMING_3 0x00000000
160#define CONFIG_SYS_DDR_TIMING_0 0x00260802
161#define CONFIG_SYS_DDR_TIMING_1 0x39357322
162#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
163#define CONFIG_SYS_DDR_MODE_1 0x00480432
164#define CONFIG_SYS_DDR_MODE_2 0x00000000
165#define CONFIG_SYS_DDR_INTERVAL 0x06090100
166#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
167#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
168#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
169#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
170#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
171#define CONFIG_SYS_DDR_CONTROL2 0x04400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500172
Jon Loeliger4eab6232008-01-15 13:42:41 -0600173#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200175#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
177#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500178
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600179#define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500180#define CONFIG_SYS_FLASH_BASE_PHYS_LOW CONFIG_SYS_FLASH_BASE
181#define CONFIG_SYS_FLASH_BASE_PHYS \
182 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
183 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce0bd25092008-11-06 17:37:35 -0600184
Becky Bruce1f642fc2009-02-02 16:34:52 -0600185#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500186
Becky Bruce0bd25092008-11-06 17:37:35 -0600187#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
188 | 0x00001001) /* port size 16bit */
189#define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500190
Becky Bruce0bd25092008-11-06 17:37:35 -0600191#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
192 | 0x00001001) /* port size 16bit */
193#define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500194
Becky Bruce0bd25092008-11-06 17:37:35 -0600195#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
196 | 0x00000801) /* port size 8bit */
197#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500198
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600199/*
200 * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
201 * The PIXIS and CF by themselves aren't large enough to take up the 128k
202 * required for the smallest BAT mapping, so there's a 64k hole.
203 */
204#define CONFIG_SYS_LBC_BASE 0xffde0000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500205#define CONFIG_SYS_LBC_BASE_PHYS_LOW CONFIG_SYS_LBC_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500206
Kim Phillips53b34982007-08-21 17:00:17 -0500207#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600208#define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500209#define PIXIS_BASE_PHYS_LOW (CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
210#define PIXIS_BASE_PHYS PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
211 CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600212#define PIXIS_SIZE 0x00008000 /* 32k */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500213#define PIXIS_ID 0x0 /* Board ID at offset 0 */
214#define PIXIS_VER 0x1 /* Board version at offset 1 */
215#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
216#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
217#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
218#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
219#define PIXIS_VCTL 0x10 /* VELA Control Register */
220#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
221#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
222#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galaaba63972009-07-15 13:45:00 -0500223#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
224#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500225#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
226#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
227#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
228#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500230
Becky Bruce74d126f2008-10-31 17:13:49 -0500231/* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600232#define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
Becky Bruce0bd25092008-11-06 17:37:35 -0600233#define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
Becky Bruce74d126f2008-10-31 17:13:49 -0500234
Becky Bruce2e1aef02008-11-05 14:55:32 -0600235#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500237
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238#undef CONFIG_SYS_FLASH_CHECKSUM
239#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
240#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200241#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Becky Bruce2a978672008-11-05 14:55:35 -0600242#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500243
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200244#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#define CONFIG_SYS_FLASH_CFI
246#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500247
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
249#define CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500250#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200251#undef CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500252#endif
253
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200254#if defined(CONFIG_SYS_RAMBOOT)
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800255#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500257#endif
258
259#undef CONFIG_CLOCKS_IN_MHZ
260
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200261#define CONFIG_SYS_INIT_RAM_LOCK 1
262#ifndef CONFIG_SYS_INIT_RAM_LOCK
263#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500264#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500266#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200267#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500268
Wolfgang Denk0191e472010-10-26 14:34:52 +0200269#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500271
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200272#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
273#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500274
275/* Serial Port */
276#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200277#define CONFIG_SYS_NS16550
278#define CONFIG_SYS_NS16550_SERIAL
279#define CONFIG_SYS_NS16550_REG_SIZE 1
280#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500281
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200282#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500283 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
284
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
286#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500287
288/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200289#define CONFIG_SYS_HUSH_PARSER
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500290
Jon Loeliger465b9d82006-04-27 10:15:16 -0500291/*
292 * Pass open firmware flat tree to kernel
293 */
Jon Loeliger6160aa42007-11-28 14:47:18 -0600294#define CONFIG_OF_LIBFDT 1
295#define CONFIG_OF_BOARD_SETUP 1
296#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500297
Jon Loeliger20836d42006-05-19 13:22:44 -0500298/*
299 * I2C
300 */
Jon Loeliger43d818f2006-10-20 15:50:15 -0500301#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
302#define CONFIG_HARD_I2C /* I2C with hardware support*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500303#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200304#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
305#define CONFIG_SYS_I2C_SLAVE 0x7F
306#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
307#define CONFIG_SYS_I2C_OFFSET 0x3100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500308
Jon Loeliger20836d42006-05-19 13:22:44 -0500309/*
310 * RapidIO MMU
311 */
Kumar Gala46b208982011-01-04 17:45:13 -0600312#define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */
Becky Bruce0bd25092008-11-06 17:37:35 -0600313#ifdef CONFIG_PHYS_64BIT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500314#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW 0x00000000
315#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600316#else
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500317#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW CONFIG_SYS_SRIO1_MEM_BASE
318#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600319#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500320#define CONFIG_SYS_SRIO1_MEM_PHYS \
321 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
322 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
Kumar Gala46b208982011-01-04 17:45:13 -0600323#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500324
325/*
326 * General PCI
327 * Addresses are mapped 1-1.
328 */
Becky Bruced3b51a22009-02-03 18:10:53 -0600329
Kumar Galadbbfb002010-12-17 10:47:36 -0600330#define CONFIG_SYS_PCIE1_NAME "ULI"
Kumar Galae78f6652010-07-09 00:02:34 -0500331#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600332#ifdef CONFIG_PHYS_64BIT
Kumar Galae78f6652010-07-09 00:02:34 -0500333#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500334#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW 0x00000000
335#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x0000000c
Becky Bruce0bd25092008-11-06 17:37:35 -0600336#else
Kumar Galae78f6652010-07-09 00:02:34 -0500337#define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500338#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW CONFIG_SYS_PCIE1_MEM_VIRT
339#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600340#endif
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500341#define CONFIG_SYS_PCIE1_MEM_PHYS \
342 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
343 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500344#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
345#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
346#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500347#define CONFIG_SYS_PCIE1_IO_PHYS_LOW CONFIG_SYS_PCIE1_IO_VIRT
348#define CONFIG_SYS_PCIE1_IO_PHYS \
349 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
350 CONFIG_SYS_PHYS_ADDR_HIGH)
Kumar Galae78f6652010-07-09 00:02:34 -0500351#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500352
Becky Bruce6a026a62009-02-03 18:10:56 -0600353#ifdef CONFIG_PHYS_64BIT
354/*
Kumar Galae78f6652010-07-09 00:02:34 -0500355 * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
Becky Bruce6a026a62009-02-03 18:10:56 -0600356 * This will increase the amount of PCI address space available for
357 * for mapping RAM.
358 */
Kumar Galae78f6652010-07-09 00:02:34 -0500359#define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS
Becky Bruce6a026a62009-02-03 18:10:56 -0600360#else
Kumar Galae78f6652010-07-09 00:02:34 -0500361#define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \
362 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Bruce6a026a62009-02-03 18:10:56 -0600363#endif
Kumar Galae78f6652010-07-09 00:02:34 -0500364#define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \
365 + CONFIG_SYS_PCIE1_MEM_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500366#define CONFIG_SYS_PCIE2_MEM_PHYS_LOW (CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
367 + CONFIG_SYS_PCIE1_MEM_SIZE)
368#define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
Kumar Galae78f6652010-07-09 00:02:34 -0500369#define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \
370 + CONFIG_SYS_PCIE1_MEM_SIZE)
371#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
372#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
373#define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \
374 + CONFIG_SYS_PCIE1_IO_SIZE)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500375#define CONFIG_SYS_PCIE2_IO_PHYS_LOW (CONFIG_SYS_PCIE1_IO_PHYS_LOW \
376 + CONFIG_SYS_PCIE1_IO_SIZE)
Kumar Galae78f6652010-07-09 00:02:34 -0500377#define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \
378 + CONFIG_SYS_PCIE1_IO_SIZE)
379#define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500380
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500381#if defined(CONFIG_PCI)
382
Wolfgang Denka1be4762008-05-20 16:00:29 +0200383#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500384
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200385#undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500386
Wolfgang Denka1be4762008-05-20 16:00:29 +0200387#define CONFIG_PCI_PNP /* do pci plug-and-play */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500388
389#define CONFIG_RTL8139
390
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500391#undef CONFIG_EEPRO100
392#undef CONFIG_TULIP
393
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200394/************************************************************
395 * USB support
396 ************************************************************/
Wolfgang Denka1be4762008-05-20 16:00:29 +0200397#define CONFIG_PCI_OHCI 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200398#define CONFIG_USB_OHCI_NEW 1
Wolfgang Denka1be4762008-05-20 16:00:29 +0200399#define CONFIG_USB_KEYBOARD 1
Jean-Christophe PLAGNIOL-VILLARD2a7a0312009-05-16 12:14:54 +0200400#define CONFIG_SYS_STDIO_DEREGISTER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200401#define CONFIG_SYS_USB_EVENT_POLL 1
402#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
403#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
404#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200405
Jason Jinbb20f352007-07-13 12:14:58 +0800406/*PCIE video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500407#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800408
409/*PCI video card used*/
Kumar Galae78f6652010-07-09 00:02:34 -0500410/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/
Jason Jinbb20f352007-07-13 12:14:58 +0800411
412/* video */
413#define CONFIG_VIDEO
414
415#if defined(CONFIG_VIDEO)
416#define CONFIG_BIOSEMU
417#define CONFIG_CFB_CONSOLE
418#define CONFIG_VIDEO_SW_CURSOR
419#define CONFIG_VGA_AS_SINGLE_DEVICE
420#define CONFIG_ATI_RADEON_FB
421#define CONFIG_VIDEO_LOGO
422/*#define CONFIG_CONSOLE_CURSOR*/
Kumar Galae78f6652010-07-09 00:02:34 -0500423#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800424#endif
425
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500426#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500427
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800428#define CONFIG_DOS_PARTITION
429#define CONFIG_SCSI_AHCI
430
431#ifdef CONFIG_SCSI_AHCI
432#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200433#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
434#define CONFIG_SYS_SCSI_MAX_LUN 1
435#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
436#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800437#endif
438
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500439#endif /* CONFIG_PCI */
440
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500441#if defined(CONFIG_TSEC_ENET)
442
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500443#define CONFIG_MII 1 /* MII PHY management */
444
Wolfgang Denka1be4762008-05-20 16:00:29 +0200445#define CONFIG_TSEC1 1
446#define CONFIG_TSEC1_NAME "eTSEC1"
447#define CONFIG_TSEC2 1
448#define CONFIG_TSEC2_NAME "eTSEC2"
449#define CONFIG_TSEC3 1
450#define CONFIG_TSEC3_NAME "eTSEC3"
451#define CONFIG_TSEC4 1
452#define CONFIG_TSEC4_NAME "eTSEC4"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500453
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500454#define TSEC1_PHY_ADDR 0
455#define TSEC2_PHY_ADDR 1
456#define TSEC3_PHY_ADDR 2
457#define TSEC4_PHY_ADDR 3
458#define TSEC1_PHYIDX 0
459#define TSEC2_PHYIDX 0
460#define TSEC3_PHYIDX 0
461#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500462#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
463#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
464#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
465#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500466
467#define CONFIG_ETHPRIME "eTSEC1"
468
469#endif /* CONFIG_TSEC_ENET */
470
Becky Bruce0bd25092008-11-06 17:37:35 -0600471
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500472#ifdef CONFIG_PHYS_64BIT
Becky Bruce0bd25092008-11-06 17:37:35 -0600473#define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
474#define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
475
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500476/* Put physical address into the BAT format */
477#define BAT_PHYS_ADDR(low, high) \
478 (low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
479/* Convert high/low pairs to actual 64-bit value */
480#define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
481#else
482/* 32-bit systems just ignore the "high" bits */
483#define BAT_PHYS_ADDR(low, high) (low)
484#define PAIRED_PHYS_TO_PHYS(low, high) (low)
485#endif
486
Jon Loeliger20836d42006-05-19 13:22:44 -0500487/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600488 * BAT0 DDR
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500489 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200490#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Timur Tabi107e9cd2010-03-29 12:51:07 -0500491#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500492
Jon Loeliger20836d42006-05-19 13:22:44 -0500493/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600494 * BAT1 LBC (PIXIS/CF)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500495 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500496#define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
497 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600498 | BATL_PP_RW | BATL_CACHEINHIBIT | \
499 BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600500#define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
501 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500502#define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
503 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600504 | BATL_PP_RW | BATL_MEMCOHERENCE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600505#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500506
507/* if CONFIG_PCI:
Kumar Galae78f6652010-07-09 00:02:34 -0500508 * BAT2 PCIE1 and PCIE1 MEM
Becky Bruce6c2bec32008-10-31 17:14:14 -0500509 * if CONFIG_RIO
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600510 * BAT2 Rapidio Memory
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500511 */
Becky Bruce6c2bec32008-10-31 17:14:14 -0500512#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000513#define CONFIG_PCI_INDIRECT_BRIDGE
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500514#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
515 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600516 | BATL_PP_RW | BATL_CACHEINHIBIT \
517 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500518#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
Becky Bruce6c2bec32008-10-31 17:14:14 -0500519 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500520#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
521 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600522 | BATL_PP_RW | BATL_CACHEINHIBIT)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500523#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
524#else /* CONFIG_RIO */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500525#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
526 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600527 | BATL_PP_RW | BATL_CACHEINHIBIT | \
528 BATL_GUARDEDSTORAGE)
Kumar Gala46b208982011-01-04 17:45:13 -0600529#define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
Becky Bruce0bd25092008-11-06 17:37:35 -0600530 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500531#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
532 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600533 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200534#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500535#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500536
Jon Loeliger20836d42006-05-19 13:22:44 -0500537/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600538 * BAT3 CCSR Space
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500539 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500540#define CONFIG_SYS_DBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
541 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600542 | BATL_PP_RW | BATL_CACHEINHIBIT \
543 | BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600544#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
545 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500546#define CONFIG_SYS_IBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
547 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600548 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200549#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500550
Becky Bruce0bd25092008-11-06 17:37:35 -0600551#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
552#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
553 | BATL_PP_RW | BATL_CACHEINHIBIT \
554 | BATL_GUARDEDSTORAGE)
555#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
556 | BATU_BL_1M | BATU_VS | BATU_VP)
557#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
558 | BATL_PP_RW | BATL_CACHEINHIBIT)
559#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
560#endif
561
Jon Loeliger20836d42006-05-19 13:22:44 -0500562/*
Kumar Galae78f6652010-07-09 00:02:34 -0500563 * BAT4 PCIE1_IO and PCIE2_IO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500564 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500565#define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
566 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600567 | BATL_PP_RW | BATL_CACHEINHIBIT \
568 | BATL_GUARDEDSTORAGE)
Kumar Galae78f6652010-07-09 00:02:34 -0500569#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600570 | BATU_VS | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500571#define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
572 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600573 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200574#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500575
Jon Loeliger20836d42006-05-19 13:22:44 -0500576/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600577 * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500578 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200579#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
580#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
581#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
582#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500583
Jon Loeliger20836d42006-05-19 13:22:44 -0500584/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600585 * BAT6 FLASH
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500586 */
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500587#define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
588 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600589 | BATL_PP_RW | BATL_CACHEINHIBIT \
590 | BATL_GUARDEDSTORAGE)
Becky Bruce2e1aef02008-11-05 14:55:32 -0600591#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
592 | BATU_VP)
Becky Brucec8ef3aa2011-10-03 19:10:51 -0500593#define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
594 CONFIG_SYS_PHYS_ADDR_HIGH) \
Becky Bruce0bd25092008-11-06 17:37:35 -0600595 | BATL_PP_RW | BATL_MEMCOHERENCE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200596#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500597
Becky Bruce2a978672008-11-05 14:55:35 -0600598/* Map the last 1M of flash where we're running from reset */
599#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
600 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200601#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
Becky Bruce2a978672008-11-05 14:55:35 -0600602#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
603 | BATL_MEMCOHERENCE)
604#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
605
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600606/*
607 * BAT7 FREE - used later for tmp mappings
608 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200609#define CONFIG_SYS_DBAT7L 0x00000000
610#define CONFIG_SYS_DBAT7U 0x00000000
611#define CONFIG_SYS_IBAT7L 0x00000000
612#define CONFIG_SYS_IBAT7U 0x00000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500613
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500614/*
615 * Environment
616 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200617#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200618 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200619 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x60000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200620 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500621#else
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200622 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200623 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jon Loeliger465b9d82006-04-27 10:15:16 -0500624#endif
Becky Bruce8ec01a32008-11-05 14:55:31 -0600625#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500626
627#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200628#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500629
Jon Loeliger46b6c792007-06-11 19:03:44 -0500630
631/*
Jon Loeligered26c742007-07-10 09:10:49 -0500632 * BOOTP options
633 */
634#define CONFIG_BOOTP_BOOTFILESIZE
635#define CONFIG_BOOTP_BOOTPATH
636#define CONFIG_BOOTP_GATEWAY
637#define CONFIG_BOOTP_HOSTNAME
638
639
640/*
Jon Loeliger46b6c792007-06-11 19:03:44 -0500641 * Command line configuration.
642 */
643#include <config_cmd_default.h>
644
645#define CONFIG_CMD_PING
646#define CONFIG_CMD_I2C
Becky Bruceb0b30942008-01-23 16:31:06 -0600647#define CONFIG_CMD_REGINFO
Jon Loeliger46b6c792007-06-11 19:03:44 -0500648
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200649#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500650 #undef CONFIG_CMD_SAVEENV
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500651#endif
652
Jon Loeliger46b6c792007-06-11 19:03:44 -0500653#if defined(CONFIG_PCI)
654 #define CONFIG_CMD_PCI
655 #define CONFIG_CMD_SCSI
656 #define CONFIG_CMD_EXT2
Zhang Wei7afff8b2007-10-25 17:30:04 +0800657 #define CONFIG_CMD_USB
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500658#endif
659
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500660
661#undef CONFIG_WATCHDOG /* watchdog disabled */
662
663/*
664 * Miscellaneous configurable options
665 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200666#define CONFIG_SYS_LONGHELP /* undef to save memory */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200667#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200668#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
669#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500670
Jon Loeliger46b6c792007-06-11 19:03:44 -0500671#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200672 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500673#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200674 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500675#endif
676
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200677#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
678#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
679#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
680#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500681
682/*
683 * For booting Linux, the board info and command line data
684 * have to be in the first 8 MB of memory, since this is
685 * the maximum mapped by the Linux kernel during initialization.
686 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200687#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500688
Jon Loeliger46b6c792007-06-11 19:03:44 -0500689#if defined(CONFIG_CMD_KGDB)
690 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
691 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500692#endif
693
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500694/*
695 * Environment Configuration
696 */
697
698/* The mac addresses for all ethernet interface */
699#if defined(CONFIG_TSEC_ENET)
Wolfgang Denka1be4762008-05-20 16:00:29 +0200700#define CONFIG_ETHADDR 00:E0:0C:00:00:01
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500701#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
702#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
703#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
704#endif
705
Andy Fleming458c3892007-08-16 16:35:02 -0500706#define CONFIG_HAS_ETH0 1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500707#define CONFIG_HAS_ETH1 1
708#define CONFIG_HAS_ETH2 1
709#define CONFIG_HAS_ETH3 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500710
Jon Loeliger4982cda2006-05-09 08:23:49 -0500711#define CONFIG_IPADDR 192.168.1.100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500712
713#define CONFIG_HOSTNAME unknown
Joe Hershberger257ff782011-10-13 13:03:47 +0000714#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000715#define CONFIG_BOOTFILE "uImage"
Ed Swarthout87c86182007-06-05 12:30:52 -0500716#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500717
Jon Loeliger465b9d82006-04-27 10:15:16 -0500718#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger4982cda2006-05-09 08:23:49 -0500719#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500720#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500721
Jon Loeliger465b9d82006-04-27 10:15:16 -0500722/* default location for tftp and bootm */
723#define CONFIG_LOADADDR 1000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500724
725#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200726#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500727
728#define CONFIG_BAUDRATE 115200
729
Wolfgang Denka1be4762008-05-20 16:00:29 +0200730#define CONFIG_EXTRA_ENV_SETTINGS \
731 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200732 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200733 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200734 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
735 " +$filesize; " \
736 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
737 " +$filesize; " \
738 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
739 " $filesize; " \
740 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
741 " +$filesize; " \
742 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
743 " $filesize\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200744 "consoledev=ttyS0\0" \
745 "ramdiskaddr=2000000\0" \
746 "ramdiskfile=your.ramdisk.u-boot\0" \
747 "fdtaddr=c00000\0" \
748 "fdtfile=mpc8641_hpcn.dtb\0" \
Becky Bruce0bd25092008-11-06 17:37:35 -0600749 "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
750 "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200751 "maxcpus=2"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500752
753
Wolfgang Denka1be4762008-05-20 16:00:29 +0200754#define CONFIG_NFSBOOTCOMMAND \
755 "setenv bootargs root=/dev/nfs rw " \
756 "nfsroot=$serverip:$rootpath " \
757 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
758 "console=$consoledev,$baudrate $othbootargs;" \
759 "tftp $loadaddr $bootfile;" \
760 "tftp $fdtaddr $fdtfile;" \
761 "bootm $loadaddr - $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500762
Wolfgang Denka1be4762008-05-20 16:00:29 +0200763#define CONFIG_RAMBOOTCOMMAND \
764 "setenv bootargs root=/dev/ram rw " \
765 "console=$consoledev,$baudrate $othbootargs;" \
766 "tftp $ramdiskaddr $ramdiskfile;" \
767 "tftp $loadaddr $bootfile;" \
768 "tftp $fdtaddr $fdtfile;" \
769 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500770
771#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
772
773#endif /* __CONFIG_H */