blob: fb2011aa559243668b8bfade9b2b19b8b3074d4e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hud2396512016-09-07 18:47:28 +08002/*
3 * Copyright 2016 Freescale Semiconductor
Yangbo Lubb32e682021-06-03 10:51:19 +08004 * Copyright 2019-2021 NXP
Mingkai Hud2396512016-09-07 18:47:28 +08005 */
6
7#ifndef __LS1046A_COMMON_H
8#define __LS1046A_COMMON_H
9
Sumit Gargc064fc72017-03-30 09:53:13 +053010/* SPL build */
11#ifdef CONFIG_SPL_BUILD
12#define SPL_NO_QBMAN
13#define SPL_NO_FMAN
14#define SPL_NO_ENV
15#define SPL_NO_MISC
16#define SPL_NO_QSPI
17#define SPL_NO_USB
18#define SPL_NO_SATA
19#endif
York Sun3e512d82018-06-26 14:48:29 -070020#if defined(CONFIG_SPL_BUILD) && \
21 (defined(CONFIG_NAND_BOOT) || defined(CONFIG_QSPI_BOOT))
Sumit Gargc064fc72017-03-30 09:53:13 +053022#define SPL_NO_MMC
23#endif
York Sunc5c8e1e2018-06-08 16:37:27 -070024#if defined(CONFIG_SPL_BUILD) && \
York Sunc5c8e1e2018-06-08 16:37:27 -070025 !defined(CONFIG_SPL_FSL_LS_PPA)
Sumit Gargc064fc72017-03-30 09:53:13 +053026#define SPL_NO_IFC
27#endif
28
Mingkai Hud2396512016-09-07 18:47:28 +080029#include <asm/arch/config.h>
Bharat Bhushanc882dd72017-03-22 12:06:28 +053030#include <asm/arch/stream_id_lsch2.h>
Mingkai Hud2396512016-09-07 18:47:28 +080031
32/* Link Definitions */
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +000033#ifdef CONFIG_TFABOOT
34#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
35#else
Mingkai Hud2396512016-09-07 18:47:28 +080036#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +000037#endif
Mingkai Hud2396512016-09-07 18:47:28 +080038
Mingkai Hud2396512016-09-07 18:47:28 +080039#define CONFIG_VERY_BIG_RAM
40#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
41#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
42#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
43#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
44
Michael Wallef056e0f2020-06-01 21:53:26 +020045#define CPU_RELEASE_ADDR secondary_boot_addr
Mingkai Hud2396512016-09-07 18:47:28 +080046
Mingkai Hud2396512016-09-07 18:47:28 +080047/* Serial Port */
Mingkai Hud2396512016-09-07 18:47:28 +080048#define CONFIG_SYS_NS16550_SERIAL
49#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +080050#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Hud2396512016-09-07 18:47:28 +080051
Mingkai Hud2396512016-09-07 18:47:28 +080052/* SD boot SPL */
53#ifdef CONFIG_SD_BOOT
Mingkai Hud2396512016-09-07 18:47:28 +080054#define CONFIG_SPL_MAX_SIZE 0x1f000 /* 124 KiB */
55#define CONFIG_SPL_STACK 0x10020000
56#define CONFIG_SPL_PAD_TO 0x21000 /* 132 KiB */
57#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
58#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
59#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
60 CONFIG_SPL_BSS_MAX_SIZE)
61#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
Ruchika Gupta0009c8f2017-04-17 18:07:19 +053062
Udit Agarwal22ec2382019-11-07 16:11:32 +000063#ifdef CONFIG_NXP_ESBC
Ruchika Gupta0009c8f2017-04-17 18:07:19 +053064#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
65/*
66 * HDR would be appended at end of image and copied to DDR along
67 * with U-Boot image. Here u-boot max. size is 512K. So if binary
68 * size increases then increase this size in case of secure boot as
69 * it uses raw u-boot image instead of fit image.
70 */
71#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
72#else
73#define CONFIG_SYS_MONITOR_LEN 0x100000
Udit Agarwal22ec2382019-11-07 16:11:32 +000074#endif /* ifdef CONFIG_NXP_ESBC */
Mingkai Hud2396512016-09-07 18:47:28 +080075#endif
76
York Sun3e512d82018-06-26 14:48:29 -070077#if defined(CONFIG_QSPI_BOOT) && defined(CONFIG_SPL)
78#define CONFIG_SPL_TARGET "spl/u-boot-spl.pbl"
York Sun3e512d82018-06-26 14:48:29 -070079#define CONFIG_SPL_MAX_SIZE 0x1f000
80#define CONFIG_SPL_STACK 0x10020000
81#define CONFIG_SPL_PAD_TO 0x20000
82#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
83#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
84#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
85 CONFIG_SPL_BSS_MAX_SIZE)
86#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
87#define CONFIG_SYS_MONITOR_LEN 0x100000
York Sun3e512d82018-06-26 14:48:29 -070088#endif
89
Shaohui Xie085ac1c2016-09-07 17:56:14 +080090/* NAND SPL */
91#ifdef CONFIG_NAND_BOOT
92#define CONFIG_SPL_PBL_PAD
Shaohui Xie085ac1c2016-09-07 17:56:14 +080093
Ruchika Gupta0009c8f2017-04-17 18:07:19 +053094#define CONFIG_SPL_MAX_SIZE 0x17000 /* 90 KiB */
Shaohui Xie085ac1c2016-09-07 17:56:14 +080095#define CONFIG_SPL_STACK 0x1001f000
96#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
97#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
98
99#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
100#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
101#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
102 CONFIG_SPL_BSS_MAX_SIZE)
103#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
104#define CONFIG_SYS_MONITOR_LEN 0xa0000
105#endif
106
Biwen Li479b9bd2021-02-05 19:02:01 +0800107/* GPIO */
Biwen Li479b9bd2021-02-05 19:02:01 +0800108
Mingkai Hud2396512016-09-07 18:47:28 +0800109/* I2C */
Mingkai Hud2396512016-09-07 18:47:28 +0800110
Hou Zhiqiang105457e2017-04-14 16:49:01 +0800111/* PCIe */
112#define CONFIG_PCIE1 /* PCIE controller 1 */
113#define CONFIG_PCIE2 /* PCIE controller 2 */
114#define CONFIG_PCIE3 /* PCIE controller 3 */
115
116#ifdef CONFIG_PCI
117#define CONFIG_PCI_SCAN_SHOW
Hou Zhiqiang105457e2017-04-14 16:49:01 +0800118#endif
119
Yuantian Tangd24716d2018-01-03 15:53:09 +0800120/* SATA */
121#ifndef SPL_NO_SATA
Yuantian Tangd24716d2018-01-03 15:53:09 +0800122#define CONFIG_SYS_SATA AHCI_BASE_ADDR
Yuantian Tangd24716d2018-01-03 15:53:09 +0800123#endif
124
Mingkai Hud2396512016-09-07 18:47:28 +0800125/* FMan ucode */
Sumit Gargc064fc72017-03-30 09:53:13 +0530126#ifndef SPL_NO_FMAN
Mingkai Hud2396512016-09-07 18:47:28 +0800127#define CONFIG_SYS_DPAA_FMAN
128#ifdef CONFIG_SYS_DPAA_FMAN
129#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
Sumit Gargc064fc72017-03-30 09:53:13 +0530130#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800131#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
132#endif
133
134/* Miscellaneous configurable options */
Mingkai Hud2396512016-09-07 18:47:28 +0800135
136#define CONFIG_HWCONFIG
137#define HWCONFIG_BUFFER_SIZE 128
138
Qianyu Gong6264ab62017-06-15 11:10:09 +0800139#ifndef CONFIG_SPL_BUILD
140#define BOOT_TARGET_DEVICES(func) \
Yuantian Tangd24716d2018-01-03 15:53:09 +0800141 func(SCSI, scsi, 0) \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800142 func(MMC, mmc, 0) \
Mian Yousaf Kaukabe1721582019-01-29 16:38:37 +0100143 func(USB, usb, 0) \
144 func(DHCP, dhcp, na)
Qianyu Gong6264ab62017-06-15 11:10:09 +0800145#include <config_distro_bootcmd.h>
146#endif
147
Vabhav Sharma51641912019-06-06 12:35:28 +0000148#if defined(CONFIG_TARGET_LS1046AFRWY)
149#define LS1046A_BOOT_SRC_AND_HDR\
150 "boot_scripts=ls1046afrwy_boot.scr\0" \
151 "boot_script_hdr=hdr_ls1046afrwy_bs.out\0"
Biwen Li88dd2e82020-04-20 18:29:06 +0800152#elif defined(CONFIG_TARGET_LS1046AQDS)
153#define LS1046A_BOOT_SRC_AND_HDR\
154 "boot_scripts=ls1046aqds_boot.scr\0" \
155 "boot_script_hdr=hdr_ls1046aqds_bs.out\0"
Vabhav Sharma51641912019-06-06 12:35:28 +0000156#else
157#define LS1046A_BOOT_SRC_AND_HDR\
158 "boot_scripts=ls1046ardb_boot.scr\0" \
159 "boot_script_hdr=hdr_ls1046ardb_bs.out\0"
160#endif
Sumit Gargc064fc72017-03-30 09:53:13 +0530161#ifndef SPL_NO_MISC
Mingkai Hud2396512016-09-07 18:47:28 +0800162/* Initial environment variables */
163#define CONFIG_EXTRA_ENV_SETTINGS \
164 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800165 "ramdisk_addr=0x800000\0" \
166 "ramdisk_size=0x2000000\0" \
Yuantian Tange1786d32020-02-19 17:02:22 +0800167 "bootm_size=0x10000000\0" \
Biwen Li88dd2e82020-04-20 18:29:06 +0800168 "kernel_addr=0x61000000\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800169 "scriptaddr=0x80000000\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530170 "scripthdraddr=0x80080000\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800171 "fdtheader_addr_r=0x80100000\0" \
172 "kernelheader_addr_r=0x80200000\0" \
173 "load_addr=0xa0000000\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530174 "kernel_addr_r=0x81000000\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800175 "fdt_addr_r=0x90000000\0" \
176 "ramdisk_addr_r=0xa0000000\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800177 "kernel_start=0x1000000\0" \
Priyanka Singha83b8db2020-01-22 10:29:46 +0000178 "kernelheader_start=0x600000\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800179 "kernel_load=0xa0000000\0" \
180 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530181 "kernelheader_size=0x40000\0" \
Shengzhou Liu47e7e032017-11-09 17:57:56 +0800182 "kernel_addr_sd=0x8000\0" \
183 "kernel_size_sd=0x14000\0" \
Priyanka Singha83b8db2020-01-22 10:29:46 +0000184 "kernelhdr_addr_sd=0x3000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530185 "kernelhdr_size_sd=0x10\0" \
Mingkai Hud2396512016-09-07 18:47:28 +0800186 "console=ttyS0,115200\0" \
Tom Rini5ad8e112017-10-22 17:55:07 -0400187 CONFIG_MTDPARTS_DEFAULT "\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800188 BOOTENV \
Vabhav Sharma51641912019-06-06 12:35:28 +0000189 LS1046A_BOOT_SRC_AND_HDR \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800190 "scan_dev_for_boot_part=" \
191 "part list ${devtype} ${devnum} devplist; " \
192 "env exists devplist || setenv devplist 1; " \
193 "for distro_bootpart in ${devplist}; do " \
194 "if fstype ${devtype} " \
195 "${devnum}:${distro_bootpart} " \
196 "bootfstype; then " \
197 "run scan_dev_for_boot; " \
198 "fi; " \
199 "done\0" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530200 "boot_a_script=" \
201 "load ${devtype} ${devnum}:${distro_bootpart} " \
202 "${scriptaddr} ${prefix}${script}; " \
203 "env exists secureboot && load ${devtype} " \
204 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +0000205 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
206 "env exists secureboot " \
207 "&& esbc_validate ${scripthdraddr};" \
Sumit Garg860a3bd2017-06-06 20:50:29 +0530208 "source ${scriptaddr}\0" \
Qianyu Gong6264ab62017-06-15 11:10:09 +0800209 "qspi_bootcmd=echo Trying load from qspi..;" \
210 "sf probe && sf read $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530211 "$kernel_start $kernel_size; env exists secureboot " \
212 "&& sf read $kernelheader_addr_r $kernelheader_start " \
213 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
214 "bootm $load_addr#$board\0" \
Biwen Li88dd2e82020-04-20 18:29:06 +0800215 "nand_bootcmd=echo Trying load from nand..;" \
216 "nand info; nand read $load_addr " \
217 "$kernel_start $kernel_size; env exists secureboot " \
218 "&& nand read $kernelheader_addr_r $kernelheader_start " \
219 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
220 "bootm $load_addr#$board\0" \
221 "nor_bootcmd=echo Trying load from nor..;" \
222 "cp.b $kernel_addr $load_addr " \
223 "$kernel_size; env exists secureboot " \
224 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
225 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
226 "bootm $load_addr#$board\0" \
Shengzhou Liu47e7e032017-11-09 17:57:56 +0800227 "sd_bootcmd=echo Trying load from SD ..;" \
228 "mmcinfo; mmc read $load_addr " \
229 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530230 "env exists secureboot && mmc read $kernelheader_addr_r " \
231 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
232 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu47e7e032017-11-09 17:57:56 +0800233 "bootm $load_addr#$board\0"
Qianyu Gong6264ab62017-06-15 11:10:09 +0800234
Sumit Gargc064fc72017-03-30 09:53:13 +0530235#endif
236
Mingkai Hud2396512016-09-07 18:47:28 +0800237/* Monitor Command Prompt */
238#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Sumit Gargc064fc72017-03-30 09:53:13 +0530239
Mingkai Hud2396512016-09-07 18:47:28 +0800240#define CONFIG_SYS_MAXARGS 64 /* max command args */
241
242#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
243
Simon Glass89e0a3a2017-05-17 08:23:10 -0600244#include <asm/arch/soc.h>
245
Mingkai Hud2396512016-09-07 18:47:28 +0800246#endif /* __LS1046A_COMMON_H */