blob: e9e57e6450c03e73b7ea130a90b7d9dc0c916592 [file] [log] [blame]
Dirk Behme7d75a102008-12-14 09:47:13 +01001/*
2 * armboot - Startup Code for OMAP3530/ARM Cortex CPU-core
3 *
4 * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
5 *
6 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
7 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
Detlev Zundelf1b3f2b2009-05-13 10:54:10 +02008 * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
Dirk Behme7d75a102008-12-14 09:47:13 +01009 * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
10 * Copyright (c) 2003 Kshitij <kshitij@ti.com>
11 * Copyright (c) 2006-2008 Syed Mohammed Khasim <x0khasim@ti.com>
12 *
13 * See file CREDITS for list of people who contributed to this
14 * project.
15 *
16 * This program is free software; you can redistribute it and/or
17 * modify it under the terms of the GNU General Public License as
18 * published by the Free Software Foundation; either version 2 of
19 * the License, or (at your option) any later version.
20 *
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
25 *
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software
28 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
29 * MA 02111-1307 USA
30 */
31
Wolfgang Denk0191e472010-10-26 14:34:52 +020032#include <asm-offsets.h>
Dirk Behme7d75a102008-12-14 09:47:13 +010033#include <config.h>
34#include <version.h>
Aneesh V688ee132011-11-21 23:34:00 +000035#include <asm/system.h>
Aneesh Vfd8798b2012-03-08 07:20:18 +000036#include <linux/linkage.h>
Dirk Behme7d75a102008-12-14 09:47:13 +010037
38.globl _start
39_start: b reset
40 ldr pc, _undefined_instruction
41 ldr pc, _software_interrupt
42 ldr pc, _prefetch_abort
43 ldr pc, _data_abort
44 ldr pc, _not_used
45 ldr pc, _irq
46 ldr pc, _fiq
Aneesh Vef0f76e2011-07-21 09:10:18 -040047#ifdef CONFIG_SPL_BUILD
48_undefined_instruction: .word _undefined_instruction
49_software_interrupt: .word _software_interrupt
50_prefetch_abort: .word _prefetch_abort
51_data_abort: .word _data_abort
52_not_used: .word _not_used
53_irq: .word _irq
54_fiq: .word _fiq
55_pad: .word 0x12345678 /* now 16*4=64 */
56#else
Dirk Behme7d75a102008-12-14 09:47:13 +010057_undefined_instruction: .word undefined_instruction
58_software_interrupt: .word software_interrupt
59_prefetch_abort: .word prefetch_abort
60_data_abort: .word data_abort
61_not_used: .word not_used
62_irq: .word irq
63_fiq: .word fiq
64_pad: .word 0x12345678 /* now 16*4=64 */
Aneesh Vef0f76e2011-07-21 09:10:18 -040065#endif /* CONFIG_SPL_BUILD */
66
Dirk Behme7d75a102008-12-14 09:47:13 +010067.global _end_vect
68_end_vect:
69
70 .balignl 16,0xdeadbeef
71/*************************************************************************
72 *
73 * Startup Code (reset vector)
74 *
75 * do important init only if we don't start from memory!
76 * setup Memory and board specific bits prior to relocation.
77 * relocate armboot to ram
78 * setup stack
79 *
80 *************************************************************************/
81
Heiko Schocher56d0a4d2010-09-17 13:10:41 +020082.globl _TEXT_BASE
Dirk Behme7d75a102008-12-14 09:47:13 +010083_TEXT_BASE:
Benoît Thébaudeaua402da32013-04-11 09:35:42 +000084#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
85 .word CONFIG_SPL_TEXT_BASE
86#else
Wolfgang Denk0708bc62010-10-07 21:51:12 +020087 .word CONFIG_SYS_TEXT_BASE
Benoît Thébaudeaua402da32013-04-11 09:35:42 +000088#endif
Dirk Behme7d75a102008-12-14 09:47:13 +010089
Dirk Behme7d75a102008-12-14 09:47:13 +010090/*
91 * These are defined in the board-specific linker script.
92 */
Heiko Schocher661a29e2010-10-11 14:08:15 +020093.globl _bss_start_ofs
94_bss_start_ofs:
95 .word __bss_start - _start
Dirk Behme7d75a102008-12-14 09:47:13 +010096
Benoît Thébaudeau03bae032013-04-11 09:35:46 +000097.globl _image_copy_end_ofs
Aneesh Vef0f76e2011-07-21 09:10:18 -040098_image_copy_end_ofs:
Benoît Thébaudeau03bae032013-04-11 09:35:46 +000099 .word __image_copy_end - _start
Aneesh Vef0f76e2011-07-21 09:10:18 -0400100
Heiko Schocher661a29e2010-10-11 14:08:15 +0200101.globl _bss_end_ofs
102_bss_end_ofs:
Simon Glassed70c8f2013-03-14 06:54:53 +0000103 .word __bss_end - _start
Dirk Behme7d75a102008-12-14 09:47:13 +0100104
Po-Yu Chuang1864b002011-03-01 23:02:04 +0000105.globl _end_ofs
106_end_ofs:
107 .word _end - _start
108
Dirk Behme7d75a102008-12-14 09:47:13 +0100109#ifdef CONFIG_USE_IRQ
110/* IRQ stack memory (calculated at run-time) */
111.globl IRQ_STACK_START
112IRQ_STACK_START:
113 .word 0x0badc0de
114
115/* IRQ stack memory (calculated at run-time) */
116.globl FIQ_STACK_START
117FIQ_STACK_START:
118 .word 0x0badc0de
119#endif
120
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200121/* IRQ stack memory (calculated at run-time) + 8 bytes */
122.globl IRQ_STACK_START_IN
123IRQ_STACK_START_IN:
124 .word 0x0badc0de
125
Dirk Behme7d75a102008-12-14 09:47:13 +0100126/*
127 * the actual reset code
128 */
129
130reset:
Aneesh V13a74c12011-07-21 09:10:27 -0400131 bl save_boot_params
Dirk Behme7d75a102008-12-14 09:47:13 +0100132 /*
Andre Przywara7acb96b2013-04-02 05:43:36 +0000133 * disable interrupts (FIQ and IRQ), also set the cpu to SVC32 mode,
134 * except if in HYP mode already
Dirk Behme7d75a102008-12-14 09:47:13 +0100135 */
136 mrs r0, cpsr
Andre Przywara7acb96b2013-04-02 05:43:36 +0000137 and r1, r0, #0x1f @ mask mode bits
138 teq r1, #0x1a @ test for HYP mode
139 bicne r0, r0, #0x1f @ clear all mode bits
140 orrne r0, r0, #0x13 @ set SVC mode
141 orr r0, r0, #0xc0 @ disable FIQ and IRQ
Dirk Behme7d75a102008-12-14 09:47:13 +0100142 msr cpsr,r0
143
Aneesh V688ee132011-11-21 23:34:00 +0000144/*
145 * Setup vector:
146 * (OMAP4 spl TEXT_BASE is not 32 byte aligned.
147 * Continue to use ROM code vector only in OMAP4 spl)
148 */
149#if !(defined(CONFIG_OMAP44XX) && defined(CONFIG_SPL_BUILD))
150 /* Set V=0 in CP15 SCTRL register - for VBAR to point to vector */
151 mrc p15, 0, r0, c1, c0, 0 @ Read CP15 SCTRL Register
152 bic r0, #CR_V @ V = 0
153 mcr p15, 0, r0, c1, c0, 0 @ Write CP15 SCTRL Register
154
155 /* Set vector address in CP15 VBAR register */
156 ldr r0, =_start
157 mcr p15, 0, r0, c12, c0, 0 @Set VBAR
158#endif
159
Dirk Behme7d75a102008-12-14 09:47:13 +0100160 /* the mask ROM code should have PLL and others stable */
161#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Simon Glass277e3082011-11-05 03:56:51 +0000162 bl cpu_init_cp15
Dirk Behme7d75a102008-12-14 09:47:13 +0100163 bl cpu_init_crit
164#endif
165
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000166 bl _main
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200167
168/*------------------------------------------------------------------------------*/
169
Tom Rini31dfba42012-08-22 15:31:05 -0700170#ifndef CONFIG_SPL_BUILD
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200171/*
Benoît Thébaudeaua0436612013-04-11 09:35:53 +0000172 * void relocate_code(addr_moni)
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200173 *
Benoît Thébaudeau9039c102013-04-11 09:35:43 +0000174 * This function relocates the monitor code.
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200175 */
Aneesh Vfd8798b2012-03-08 07:20:18 +0000176ENTRY(relocate_code)
Benoît Thébaudeaua0436612013-04-11 09:35:53 +0000177 mov r6, r0 /* save addr of destination */
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200178
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200179 adr r0, _start
Benoît Thébaudeaua18f3232013-04-11 09:35:45 +0000180 subs r9, r6, r0 /* r9 <- relocation offset */
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000181 beq relocate_done /* skip relocation */
Andreas Bießmann007b38f2010-12-01 00:58:34 +0100182 mov r1, r6 /* r1 <- scratch for copy_loop */
Aneesh Vef0f76e2011-07-21 09:10:18 -0400183 ldr r3, _image_copy_end_ofs
Andreas Bießmann007b38f2010-12-01 00:58:34 +0100184 add r2, r0, r3 /* r2 <- source end address */
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200185
186copy_loop:
Benoît Thébaudeaua18f3232013-04-11 09:35:45 +0000187 ldmia r0!, {r10-r11} /* copy from source address [r0] */
188 stmia r1!, {r10-r11} /* copy to target address [r1] */
Albert Aribaud0668d162010-10-05 16:06:39 +0200189 cmp r0, r2 /* until source end address [r2] */
190 blo copy_loop
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200191
Heiko Schocher661a29e2010-10-11 14:08:15 +0200192 /*
193 * fix .rel.dyn relocations
194 */
195 ldr r0, _TEXT_BASE /* r0 <- Text base */
Heiko Schocher661a29e2010-10-11 14:08:15 +0200196 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
197 add r10, r10, r0 /* r10 <- sym table in FLASH */
198 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
199 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
200 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
201 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200202fixloop:
Gray Remlinea4b2c82010-10-24 16:18:31 +0100203 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
204 add r0, r0, r9 /* r0 <- location to fix up in RAM */
Heiko Schocher661a29e2010-10-11 14:08:15 +0200205 ldr r1, [r2, #4]
Andreas Bießmann318cea12010-12-01 00:58:35 +0100206 and r7, r1, #0xff
207 cmp r7, #23 /* relative fixup? */
Heiko Schocher661a29e2010-10-11 14:08:15 +0200208 beq fixrel
Andreas Bießmann318cea12010-12-01 00:58:35 +0100209 cmp r7, #2 /* absolute fixup? */
Heiko Schocher661a29e2010-10-11 14:08:15 +0200210 beq fixabs
211 /* ignore unknown type of fixup */
212 b fixnext
213fixabs:
214 /* absolute fix: set location to (offset) symbol value */
215 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
216 add r1, r10, r1 /* r1 <- address of symbol in table */
217 ldr r1, [r1, #4] /* r1 <- symbol value */
Wolfgang Denk899cdd12010-12-09 11:26:24 +0100218 add r1, r1, r9 /* r1 <- relocated sym addr */
Heiko Schocher661a29e2010-10-11 14:08:15 +0200219 b fixnext
220fixrel:
221 /* relative fix: increase location by offset */
222 ldr r1, [r0]
223 add r1, r1, r9
224fixnext:
225 str r1, [r0]
Gray Remlinea4b2c82010-10-24 16:18:31 +0100226 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200227 cmp r2, r3
Heiko Schocher661a29e2010-10-11 14:08:15 +0200228 blo fixloop
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000229
230relocate_done:
231
232 bx lr
233
Aneesh Vef0f76e2011-07-21 09:10:18 -0400234_rel_dyn_start_ofs:
235 .word __rel_dyn_start - _start
236_rel_dyn_end_ofs:
237 .word __rel_dyn_end - _start
238_dynsym_start_ofs:
239 .word __dynsym_start - _start
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000240ENDPROC(relocate_code)
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200241
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000242#endif
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200243
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000244ENTRY(c_runtime_cpu_setup)
Aneesh V3e3bc1e2011-06-16 23:30:49 +0000245/*
246 * If I-cache is enabled invalidate it
247 */
248#ifndef CONFIG_SYS_ICACHE_OFF
249 mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
250 mcr p15, 0, r0, c7, c10, 4 @ DSB
251 mcr p15, 0, r0, c7, c5, 4 @ ISB
252#endif
Tetsuyuki Kobayashi61c70db2012-06-25 02:40:57 +0000253/*
254 * Move vector table
255 */
Tetsuyuki Kobayashi61c70db2012-06-25 02:40:57 +0000256 /* Set vector address in CP15 VBAR register */
257 ldr r0, =_start
Tetsuyuki Kobayashi61c70db2012-06-25 02:40:57 +0000258 mcr p15, 0, r0, c12, c0, 0 @Set VBAR
Tetsuyuki Kobayashi61c70db2012-06-25 02:40:57 +0000259
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000260 bx lr
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200261
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000262ENDPROC(c_runtime_cpu_setup)
Heiko Schocher661a29e2010-10-11 14:08:15 +0200263
Dirk Behme7d75a102008-12-14 09:47:13 +0100264/*************************************************************************
265 *
Tetsuyuki Kobayashi153ba382012-07-06 21:14:20 +0000266 * void save_boot_params(u32 r0, u32 r1, u32 r2, u32 r3)
267 * __attribute__((weak));
268 *
269 * Stack pointer is not yet initialized at this moment
270 * Don't save anything to stack even if compiled with -O0
271 *
272 *************************************************************************/
273ENTRY(save_boot_params)
274 bx lr @ back to my caller
275ENDPROC(save_boot_params)
276 .weak save_boot_params
277
278/*************************************************************************
279 *
Simon Glass277e3082011-11-05 03:56:51 +0000280 * cpu_init_cp15
Dirk Behme7d75a102008-12-14 09:47:13 +0100281 *
Simon Glass277e3082011-11-05 03:56:51 +0000282 * Setup CP15 registers (cache, MMU, TLBs). The I-cache is turned on unless
283 * CONFIG_SYS_ICACHE_OFF is defined.
Dirk Behme7d75a102008-12-14 09:47:13 +0100284 *
285 *************************************************************************/
Aneesh Vfd8798b2012-03-08 07:20:18 +0000286ENTRY(cpu_init_cp15)
Dirk Behme7d75a102008-12-14 09:47:13 +0100287 /*
288 * Invalidate L1 I/D
289 */
290 mov r0, #0 @ set up for MCR
291 mcr p15, 0, r0, c8, c7, 0 @ invalidate TLBs
292 mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
Aneesh V3e3bc1e2011-06-16 23:30:49 +0000293 mcr p15, 0, r0, c7, c5, 6 @ invalidate BP array
294 mcr p15, 0, r0, c7, c10, 4 @ DSB
295 mcr p15, 0, r0, c7, c5, 4 @ ISB
Dirk Behme7d75a102008-12-14 09:47:13 +0100296
297 /*
298 * disable MMU stuff and caches
299 */
300 mrc p15, 0, r0, c1, c0, 0
301 bic r0, r0, #0x00002000 @ clear bits 13 (--V-)
302 bic r0, r0, #0x00000007 @ clear bits 2:0 (-CAM)
303 orr r0, r0, #0x00000002 @ set bit 1 (--A-) Align
Aneesh V3e3bc1e2011-06-16 23:30:49 +0000304 orr r0, r0, #0x00000800 @ set bit 11 (Z---) BTB
305#ifdef CONFIG_SYS_ICACHE_OFF
306 bic r0, r0, #0x00001000 @ clear bit 12 (I) I-cache
307#else
308 orr r0, r0, #0x00001000 @ set bit 12 (I) I-cache
309#endif
Dirk Behme7d75a102008-12-14 09:47:13 +0100310 mcr p15, 0, r0, c1, c0, 0
Stephen Warrene9d59c92013-02-26 12:28:27 +0000311
Stephen Warrenc63c3502013-03-04 13:29:40 +0000312#ifdef CONFIG_ARM_ERRATA_716044
313 mrc p15, 0, r0, c1, c0, 0 @ read system control register
314 orr r0, r0, #1 << 11 @ set bit #11
315 mcr p15, 0, r0, c1, c0, 0 @ write system control register
316#endif
317
Stephen Warrene9d59c92013-02-26 12:28:27 +0000318#ifdef CONFIG_ARM_ERRATA_742230
319 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
320 orr r0, r0, #1 << 4 @ set bit #4
321 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
322#endif
323
324#ifdef CONFIG_ARM_ERRATA_743622
325 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
326 orr r0, r0, #1 << 6 @ set bit #6
327 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
328#endif
329
330#ifdef CONFIG_ARM_ERRATA_751472
331 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
332 orr r0, r0, #1 << 11 @ set bit #11
333 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
334#endif
335
Simon Glass277e3082011-11-05 03:56:51 +0000336 mov pc, lr @ back to my caller
Aneesh Vfd8798b2012-03-08 07:20:18 +0000337ENDPROC(cpu_init_cp15)
Dirk Behme7d75a102008-12-14 09:47:13 +0100338
Simon Glass277e3082011-11-05 03:56:51 +0000339#ifndef CONFIG_SKIP_LOWLEVEL_INIT
340/*************************************************************************
341 *
342 * CPU_init_critical registers
343 *
344 * setup important registers
345 * setup memory timing
346 *
347 *************************************************************************/
Aneesh Vfd8798b2012-03-08 07:20:18 +0000348ENTRY(cpu_init_crit)
Dirk Behme7d75a102008-12-14 09:47:13 +0100349 /*
350 * Jump to board specific initialization...
351 * The Mask ROM will have already initialized
352 * basic memory. Go here to bump up clock rate and handle
353 * wake up conditions.
354 */
Benoît Thébaudeau0a167902012-08-10 12:05:16 +0000355 b lowlevel_init @ go setup pll,mux,memory
Aneesh Vfd8798b2012-03-08 07:20:18 +0000356ENDPROC(cpu_init_crit)
Rob Herringa6932872011-06-28 05:39:38 +0000357#endif
Aneesh Vef0f76e2011-07-21 09:10:18 -0400358
359#ifndef CONFIG_SPL_BUILD
Dirk Behme7d75a102008-12-14 09:47:13 +0100360/*
361 *************************************************************************
362 *
363 * Interrupt handling
364 *
365 *************************************************************************
366 */
367@
368@ IRQ stack frame.
369@
370#define S_FRAME_SIZE 72
371
372#define S_OLD_R0 68
373#define S_PSR 64
374#define S_PC 60
375#define S_LR 56
376#define S_SP 52
377
378#define S_IP 48
379#define S_FP 44
380#define S_R10 40
381#define S_R9 36
382#define S_R8 32
383#define S_R7 28
384#define S_R6 24
385#define S_R5 20
386#define S_R4 16
387#define S_R3 12
388#define S_R2 8
389#define S_R1 4
390#define S_R0 0
391
392#define MODE_SVC 0x13
393#define I_BIT 0x80
394
395/*
396 * use bad_save_user_regs for abort/prefetch/undef/swi ...
397 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
398 */
399
400 .macro bad_save_user_regs
401 sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current
402 @ user stack
403 stmia sp, {r0 - r12} @ Save user registers (now in
404 @ svc mode) r0-r12
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200405 ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort
Dirk Behme7d75a102008-12-14 09:47:13 +0100406 @ stack
407 ldmia r2, {r2 - r3} @ get values for "aborted" pc
408 @ and cpsr (into parm regs)
409 add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
410
411 add r5, sp, #S_SP
412 mov r1, lr
413 stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
414 mov r0, sp @ save current stack into r0
415 @ (param register)
416 .endm
417
418 .macro irq_save_user_regs
419 sub sp, sp, #S_FRAME_SIZE
420 stmia sp, {r0 - r12} @ Calling r0-r12
421 add r8, sp, #S_PC @ !! R8 NEEDS to be saved !!
422 @ a reserved stack spot would
423 @ be good.
424 stmdb r8, {sp, lr}^ @ Calling SP, LR
425 str lr, [r8, #0] @ Save calling PC
426 mrs r6, spsr
427 str r6, [r8, #4] @ Save CPSR
428 str r0, [r8, #8] @ Save OLD_R0
429 mov r0, sp
430 .endm
431
432 .macro irq_restore_user_regs
433 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
434 mov r0, r0
435 ldr lr, [sp, #S_PC] @ Get PC
436 add sp, sp, #S_FRAME_SIZE
437 subs pc, lr, #4 @ return & move spsr_svc into
438 @ cpsr
439 .endm
440
441 .macro get_bad_stack
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200442 ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter
443 @ in banked mode)
Dirk Behme7d75a102008-12-14 09:47:13 +0100444
445 str lr, [r13] @ save caller lr in position 0
446 @ of saved stack
447 mrs lr, spsr @ get the spsr
448 str lr, [r13, #4] @ save spsr in position 1 of
449 @ saved stack
450
451 mov r13, #MODE_SVC @ prepare SVC-Mode
452 @ msr spsr_c, r13
453 msr spsr, r13 @ switch modes, make sure
454 @ moves will execute
455 mov lr, pc @ capture return pc
456 movs pc, lr @ jump to next instruction &
457 @ switch modes.
458 .endm
459
460 .macro get_bad_stack_swi
461 sub r13, r13, #4 @ space on current stack for
462 @ scratch reg.
463 str r0, [r13] @ save R0's value.
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200464 ldr r0, IRQ_STACK_START_IN @ get data regions start
Dirk Behme7d75a102008-12-14 09:47:13 +0100465 @ spots for abort stack
466 str lr, [r0] @ save caller lr in position 0
467 @ of saved stack
Tetsuyuki Kobayashib023a952013-04-05 00:12:51 +0000468 mrs lr, spsr @ get the spsr
Dirk Behme7d75a102008-12-14 09:47:13 +0100469 str lr, [r0, #4] @ save spsr in position 1 of
470 @ saved stack
Tetsuyuki Kobayashib023a952013-04-05 00:12:51 +0000471 ldr lr, [r0] @ restore lr
Dirk Behme7d75a102008-12-14 09:47:13 +0100472 ldr r0, [r13] @ restore r0
473 add r13, r13, #4 @ pop stack entry
474 .endm
475
476 .macro get_irq_stack @ setup IRQ stack
477 ldr sp, IRQ_STACK_START
478 .endm
479
480 .macro get_fiq_stack @ setup FIQ stack
481 ldr sp, FIQ_STACK_START
482 .endm
483
484/*
485 * exception handlers
486 */
487 .align 5
488undefined_instruction:
489 get_bad_stack
490 bad_save_user_regs
491 bl do_undefined_instruction
492
493 .align 5
494software_interrupt:
495 get_bad_stack_swi
496 bad_save_user_regs
497 bl do_software_interrupt
498
499 .align 5
500prefetch_abort:
501 get_bad_stack
502 bad_save_user_regs
503 bl do_prefetch_abort
504
505 .align 5
506data_abort:
507 get_bad_stack
508 bad_save_user_regs
509 bl do_data_abort
510
511 .align 5
512not_used:
513 get_bad_stack
514 bad_save_user_regs
515 bl do_not_used
516
517#ifdef CONFIG_USE_IRQ
518
519 .align 5
520irq:
521 get_irq_stack
522 irq_save_user_regs
523 bl do_irq
524 irq_restore_user_regs
525
526 .align 5
527fiq:
528 get_fiq_stack
529 /* someone ought to write a more effective fiq_save_user_regs */
530 irq_save_user_regs
531 bl do_fiq
532 irq_restore_user_regs
533
534#else
535
536 .align 5
537irq:
538 get_bad_stack
539 bad_save_user_regs
540 bl do_irq
541
542 .align 5
543fiq:
544 get_bad_stack
545 bad_save_user_regs
546 bl do_fiq
547
Aneesh Vef0f76e2011-07-21 09:10:18 -0400548#endif /* CONFIG_USE_IRQ */
549#endif /* CONFIG_SPL_BUILD */