blob: 61da7acde910d37b67b45cdad80461cb3e85a2dc [file] [log] [blame]
Dirk Behme7d75a102008-12-14 09:47:13 +01001/*
2 * armboot - Startup Code for OMAP3530/ARM Cortex CPU-core
3 *
4 * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
5 *
6 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
7 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
Detlev Zundelf1b3f2b2009-05-13 10:54:10 +02008 * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
Dirk Behme7d75a102008-12-14 09:47:13 +01009 * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
10 * Copyright (c) 2003 Kshitij <kshitij@ti.com>
11 * Copyright (c) 2006-2008 Syed Mohammed Khasim <x0khasim@ti.com>
12 *
13 * See file CREDITS for list of people who contributed to this
14 * project.
15 *
16 * This program is free software; you can redistribute it and/or
17 * modify it under the terms of the GNU General Public License as
18 * published by the Free Software Foundation; either version 2 of
19 * the License, or (at your option) any later version.
20 *
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
25 *
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software
28 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
29 * MA 02111-1307 USA
30 */
31
Wolfgang Denk0191e472010-10-26 14:34:52 +020032#include <asm-offsets.h>
Dirk Behme7d75a102008-12-14 09:47:13 +010033#include <config.h>
34#include <version.h>
Aneesh V688ee132011-11-21 23:34:00 +000035#include <asm/system.h>
Aneesh Vfd8798b2012-03-08 07:20:18 +000036#include <linux/linkage.h>
Dirk Behme7d75a102008-12-14 09:47:13 +010037
38.globl _start
39_start: b reset
40 ldr pc, _undefined_instruction
41 ldr pc, _software_interrupt
42 ldr pc, _prefetch_abort
43 ldr pc, _data_abort
44 ldr pc, _not_used
45 ldr pc, _irq
46 ldr pc, _fiq
Aneesh Vef0f76e2011-07-21 09:10:18 -040047#ifdef CONFIG_SPL_BUILD
48_undefined_instruction: .word _undefined_instruction
49_software_interrupt: .word _software_interrupt
50_prefetch_abort: .word _prefetch_abort
51_data_abort: .word _data_abort
52_not_used: .word _not_used
53_irq: .word _irq
54_fiq: .word _fiq
55_pad: .word 0x12345678 /* now 16*4=64 */
56#else
Dirk Behme7d75a102008-12-14 09:47:13 +010057_undefined_instruction: .word undefined_instruction
58_software_interrupt: .word software_interrupt
59_prefetch_abort: .word prefetch_abort
60_data_abort: .word data_abort
61_not_used: .word not_used
62_irq: .word irq
63_fiq: .word fiq
64_pad: .word 0x12345678 /* now 16*4=64 */
Aneesh Vef0f76e2011-07-21 09:10:18 -040065#endif /* CONFIG_SPL_BUILD */
66
Dirk Behme7d75a102008-12-14 09:47:13 +010067.global _end_vect
68_end_vect:
69
70 .balignl 16,0xdeadbeef
71/*************************************************************************
72 *
73 * Startup Code (reset vector)
74 *
75 * do important init only if we don't start from memory!
76 * setup Memory and board specific bits prior to relocation.
77 * relocate armboot to ram
78 * setup stack
79 *
80 *************************************************************************/
81
Heiko Schocher56d0a4d2010-09-17 13:10:41 +020082.globl _TEXT_BASE
Dirk Behme7d75a102008-12-14 09:47:13 +010083_TEXT_BASE:
Benoît Thébaudeaua402da32013-04-11 09:35:42 +000084#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
85 .word CONFIG_SPL_TEXT_BASE
86#else
Wolfgang Denk0708bc62010-10-07 21:51:12 +020087 .word CONFIG_SYS_TEXT_BASE
Benoît Thébaudeaua402da32013-04-11 09:35:42 +000088#endif
Dirk Behme7d75a102008-12-14 09:47:13 +010089
Dirk Behme7d75a102008-12-14 09:47:13 +010090/*
91 * These are defined in the board-specific linker script.
92 */
Heiko Schocher661a29e2010-10-11 14:08:15 +020093.globl _bss_start_ofs
94_bss_start_ofs:
95 .word __bss_start - _start
Dirk Behme7d75a102008-12-14 09:47:13 +010096
Benoît Thébaudeau03bae032013-04-11 09:35:46 +000097.globl _image_copy_end_ofs
Aneesh Vef0f76e2011-07-21 09:10:18 -040098_image_copy_end_ofs:
Benoît Thébaudeau03bae032013-04-11 09:35:46 +000099 .word __image_copy_end - _start
Aneesh Vef0f76e2011-07-21 09:10:18 -0400100
Heiko Schocher661a29e2010-10-11 14:08:15 +0200101.globl _bss_end_ofs
102_bss_end_ofs:
Simon Glassed70c8f2013-03-14 06:54:53 +0000103 .word __bss_end - _start
Dirk Behme7d75a102008-12-14 09:47:13 +0100104
Po-Yu Chuang1864b002011-03-01 23:02:04 +0000105.globl _end_ofs
106_end_ofs:
107 .word _end - _start
108
Dirk Behme7d75a102008-12-14 09:47:13 +0100109#ifdef CONFIG_USE_IRQ
110/* IRQ stack memory (calculated at run-time) */
111.globl IRQ_STACK_START
112IRQ_STACK_START:
113 .word 0x0badc0de
114
115/* IRQ stack memory (calculated at run-time) */
116.globl FIQ_STACK_START
117FIQ_STACK_START:
118 .word 0x0badc0de
119#endif
120
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200121/* IRQ stack memory (calculated at run-time) + 8 bytes */
122.globl IRQ_STACK_START_IN
123IRQ_STACK_START_IN:
124 .word 0x0badc0de
125
Dirk Behme7d75a102008-12-14 09:47:13 +0100126/*
127 * the actual reset code
128 */
129
130reset:
Aneesh V13a74c12011-07-21 09:10:27 -0400131 bl save_boot_params
Dirk Behme7d75a102008-12-14 09:47:13 +0100132 /*
133 * set the cpu to SVC32 mode
134 */
135 mrs r0, cpsr
136 bic r0, r0, #0x1f
137 orr r0, r0, #0xd3
138 msr cpsr,r0
139
Aneesh V688ee132011-11-21 23:34:00 +0000140/*
141 * Setup vector:
142 * (OMAP4 spl TEXT_BASE is not 32 byte aligned.
143 * Continue to use ROM code vector only in OMAP4 spl)
144 */
145#if !(defined(CONFIG_OMAP44XX) && defined(CONFIG_SPL_BUILD))
146 /* Set V=0 in CP15 SCTRL register - for VBAR to point to vector */
147 mrc p15, 0, r0, c1, c0, 0 @ Read CP15 SCTRL Register
148 bic r0, #CR_V @ V = 0
149 mcr p15, 0, r0, c1, c0, 0 @ Write CP15 SCTRL Register
150
151 /* Set vector address in CP15 VBAR register */
152 ldr r0, =_start
153 mcr p15, 0, r0, c12, c0, 0 @Set VBAR
154#endif
155
Dirk Behme7d75a102008-12-14 09:47:13 +0100156 /* the mask ROM code should have PLL and others stable */
157#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Simon Glass277e3082011-11-05 03:56:51 +0000158 bl cpu_init_cp15
Dirk Behme7d75a102008-12-14 09:47:13 +0100159 bl cpu_init_crit
160#endif
161
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000162 bl _main
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200163
164/*------------------------------------------------------------------------------*/
165
Tom Rini31dfba42012-08-22 15:31:05 -0700166#ifndef CONFIG_SPL_BUILD
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200167/*
Benoît Thébaudeaua0436612013-04-11 09:35:53 +0000168 * void relocate_code(addr_moni)
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200169 *
Benoît Thébaudeau9039c102013-04-11 09:35:43 +0000170 * This function relocates the monitor code.
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200171 */
Aneesh Vfd8798b2012-03-08 07:20:18 +0000172ENTRY(relocate_code)
Benoît Thébaudeaua0436612013-04-11 09:35:53 +0000173 mov r6, r0 /* save addr of destination */
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200174
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200175 adr r0, _start
Benoît Thébaudeaua18f3232013-04-11 09:35:45 +0000176 subs r9, r6, r0 /* r9 <- relocation offset */
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000177 beq relocate_done /* skip relocation */
Andreas Bießmann007b38f2010-12-01 00:58:34 +0100178 mov r1, r6 /* r1 <- scratch for copy_loop */
Aneesh Vef0f76e2011-07-21 09:10:18 -0400179 ldr r3, _image_copy_end_ofs
Andreas Bießmann007b38f2010-12-01 00:58:34 +0100180 add r2, r0, r3 /* r2 <- source end address */
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200181
182copy_loop:
Benoît Thébaudeaua18f3232013-04-11 09:35:45 +0000183 ldmia r0!, {r10-r11} /* copy from source address [r0] */
184 stmia r1!, {r10-r11} /* copy to target address [r1] */
Albert Aribaud0668d162010-10-05 16:06:39 +0200185 cmp r0, r2 /* until source end address [r2] */
186 blo copy_loop
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200187
Heiko Schocher661a29e2010-10-11 14:08:15 +0200188 /*
189 * fix .rel.dyn relocations
190 */
191 ldr r0, _TEXT_BASE /* r0 <- Text base */
Heiko Schocher661a29e2010-10-11 14:08:15 +0200192 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
193 add r10, r10, r0 /* r10 <- sym table in FLASH */
194 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
195 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
196 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
197 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200198fixloop:
Gray Remlinea4b2c82010-10-24 16:18:31 +0100199 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
200 add r0, r0, r9 /* r0 <- location to fix up in RAM */
Heiko Schocher661a29e2010-10-11 14:08:15 +0200201 ldr r1, [r2, #4]
Andreas Bießmann318cea12010-12-01 00:58:35 +0100202 and r7, r1, #0xff
203 cmp r7, #23 /* relative fixup? */
Heiko Schocher661a29e2010-10-11 14:08:15 +0200204 beq fixrel
Andreas Bießmann318cea12010-12-01 00:58:35 +0100205 cmp r7, #2 /* absolute fixup? */
Heiko Schocher661a29e2010-10-11 14:08:15 +0200206 beq fixabs
207 /* ignore unknown type of fixup */
208 b fixnext
209fixabs:
210 /* absolute fix: set location to (offset) symbol value */
211 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
212 add r1, r10, r1 /* r1 <- address of symbol in table */
213 ldr r1, [r1, #4] /* r1 <- symbol value */
Wolfgang Denk899cdd12010-12-09 11:26:24 +0100214 add r1, r1, r9 /* r1 <- relocated sym addr */
Heiko Schocher661a29e2010-10-11 14:08:15 +0200215 b fixnext
216fixrel:
217 /* relative fix: increase location by offset */
218 ldr r1, [r0]
219 add r1, r1, r9
220fixnext:
221 str r1, [r0]
Gray Remlinea4b2c82010-10-24 16:18:31 +0100222 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200223 cmp r2, r3
Heiko Schocher661a29e2010-10-11 14:08:15 +0200224 blo fixloop
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000225
226relocate_done:
227
228 bx lr
229
Aneesh Vef0f76e2011-07-21 09:10:18 -0400230_rel_dyn_start_ofs:
231 .word __rel_dyn_start - _start
232_rel_dyn_end_ofs:
233 .word __rel_dyn_end - _start
234_dynsym_start_ofs:
235 .word __dynsym_start - _start
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000236ENDPROC(relocate_code)
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200237
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000238#endif
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200239
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000240ENTRY(c_runtime_cpu_setup)
Aneesh V3e3bc1e2011-06-16 23:30:49 +0000241/*
242 * If I-cache is enabled invalidate it
243 */
244#ifndef CONFIG_SYS_ICACHE_OFF
245 mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
246 mcr p15, 0, r0, c7, c10, 4 @ DSB
247 mcr p15, 0, r0, c7, c5, 4 @ ISB
248#endif
Tetsuyuki Kobayashi61c70db2012-06-25 02:40:57 +0000249/*
250 * Move vector table
251 */
Tom Warrend32b2a42012-12-11 13:34:17 +0000252#if !defined(CONFIG_TEGRA)
Tetsuyuki Kobayashi61c70db2012-06-25 02:40:57 +0000253 /* Set vector address in CP15 VBAR register */
254 ldr r0, =_start
Tetsuyuki Kobayashi61c70db2012-06-25 02:40:57 +0000255 mcr p15, 0, r0, c12, c0, 0 @Set VBAR
Tom Warrend32b2a42012-12-11 13:34:17 +0000256#endif /* !Tegra */
Tetsuyuki Kobayashi61c70db2012-06-25 02:40:57 +0000257
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000258 bx lr
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200259
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000260ENDPROC(c_runtime_cpu_setup)
Heiko Schocher661a29e2010-10-11 14:08:15 +0200261
Dirk Behme7d75a102008-12-14 09:47:13 +0100262/*************************************************************************
263 *
Tetsuyuki Kobayashi153ba382012-07-06 21:14:20 +0000264 * void save_boot_params(u32 r0, u32 r1, u32 r2, u32 r3)
265 * __attribute__((weak));
266 *
267 * Stack pointer is not yet initialized at this moment
268 * Don't save anything to stack even if compiled with -O0
269 *
270 *************************************************************************/
271ENTRY(save_boot_params)
272 bx lr @ back to my caller
273ENDPROC(save_boot_params)
274 .weak save_boot_params
275
276/*************************************************************************
277 *
Simon Glass277e3082011-11-05 03:56:51 +0000278 * cpu_init_cp15
Dirk Behme7d75a102008-12-14 09:47:13 +0100279 *
Simon Glass277e3082011-11-05 03:56:51 +0000280 * Setup CP15 registers (cache, MMU, TLBs). The I-cache is turned on unless
281 * CONFIG_SYS_ICACHE_OFF is defined.
Dirk Behme7d75a102008-12-14 09:47:13 +0100282 *
283 *************************************************************************/
Aneesh Vfd8798b2012-03-08 07:20:18 +0000284ENTRY(cpu_init_cp15)
Dirk Behme7d75a102008-12-14 09:47:13 +0100285 /*
286 * Invalidate L1 I/D
287 */
288 mov r0, #0 @ set up for MCR
289 mcr p15, 0, r0, c8, c7, 0 @ invalidate TLBs
290 mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
Aneesh V3e3bc1e2011-06-16 23:30:49 +0000291 mcr p15, 0, r0, c7, c5, 6 @ invalidate BP array
292 mcr p15, 0, r0, c7, c10, 4 @ DSB
293 mcr p15, 0, r0, c7, c5, 4 @ ISB
Dirk Behme7d75a102008-12-14 09:47:13 +0100294
295 /*
296 * disable MMU stuff and caches
297 */
298 mrc p15, 0, r0, c1, c0, 0
299 bic r0, r0, #0x00002000 @ clear bits 13 (--V-)
300 bic r0, r0, #0x00000007 @ clear bits 2:0 (-CAM)
301 orr r0, r0, #0x00000002 @ set bit 1 (--A-) Align
Aneesh V3e3bc1e2011-06-16 23:30:49 +0000302 orr r0, r0, #0x00000800 @ set bit 11 (Z---) BTB
303#ifdef CONFIG_SYS_ICACHE_OFF
304 bic r0, r0, #0x00001000 @ clear bit 12 (I) I-cache
305#else
306 orr r0, r0, #0x00001000 @ set bit 12 (I) I-cache
307#endif
Dirk Behme7d75a102008-12-14 09:47:13 +0100308 mcr p15, 0, r0, c1, c0, 0
Stephen Warrene9d59c92013-02-26 12:28:27 +0000309
Stephen Warrenc63c3502013-03-04 13:29:40 +0000310#ifdef CONFIG_ARM_ERRATA_716044
311 mrc p15, 0, r0, c1, c0, 0 @ read system control register
312 orr r0, r0, #1 << 11 @ set bit #11
313 mcr p15, 0, r0, c1, c0, 0 @ write system control register
314#endif
315
Stephen Warrene9d59c92013-02-26 12:28:27 +0000316#ifdef CONFIG_ARM_ERRATA_742230
317 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
318 orr r0, r0, #1 << 4 @ set bit #4
319 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
320#endif
321
322#ifdef CONFIG_ARM_ERRATA_743622
323 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
324 orr r0, r0, #1 << 6 @ set bit #6
325 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
326#endif
327
328#ifdef CONFIG_ARM_ERRATA_751472
329 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
330 orr r0, r0, #1 << 11 @ set bit #11
331 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
332#endif
333
Simon Glass277e3082011-11-05 03:56:51 +0000334 mov pc, lr @ back to my caller
Aneesh Vfd8798b2012-03-08 07:20:18 +0000335ENDPROC(cpu_init_cp15)
Dirk Behme7d75a102008-12-14 09:47:13 +0100336
Simon Glass277e3082011-11-05 03:56:51 +0000337#ifndef CONFIG_SKIP_LOWLEVEL_INIT
338/*************************************************************************
339 *
340 * CPU_init_critical registers
341 *
342 * setup important registers
343 * setup memory timing
344 *
345 *************************************************************************/
Aneesh Vfd8798b2012-03-08 07:20:18 +0000346ENTRY(cpu_init_crit)
Dirk Behme7d75a102008-12-14 09:47:13 +0100347 /*
348 * Jump to board specific initialization...
349 * The Mask ROM will have already initialized
350 * basic memory. Go here to bump up clock rate and handle
351 * wake up conditions.
352 */
Benoît Thébaudeau0a167902012-08-10 12:05:16 +0000353 b lowlevel_init @ go setup pll,mux,memory
Aneesh Vfd8798b2012-03-08 07:20:18 +0000354ENDPROC(cpu_init_crit)
Rob Herringa6932872011-06-28 05:39:38 +0000355#endif
Aneesh Vef0f76e2011-07-21 09:10:18 -0400356
357#ifndef CONFIG_SPL_BUILD
Dirk Behme7d75a102008-12-14 09:47:13 +0100358/*
359 *************************************************************************
360 *
361 * Interrupt handling
362 *
363 *************************************************************************
364 */
365@
366@ IRQ stack frame.
367@
368#define S_FRAME_SIZE 72
369
370#define S_OLD_R0 68
371#define S_PSR 64
372#define S_PC 60
373#define S_LR 56
374#define S_SP 52
375
376#define S_IP 48
377#define S_FP 44
378#define S_R10 40
379#define S_R9 36
380#define S_R8 32
381#define S_R7 28
382#define S_R6 24
383#define S_R5 20
384#define S_R4 16
385#define S_R3 12
386#define S_R2 8
387#define S_R1 4
388#define S_R0 0
389
390#define MODE_SVC 0x13
391#define I_BIT 0x80
392
393/*
394 * use bad_save_user_regs for abort/prefetch/undef/swi ...
395 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
396 */
397
398 .macro bad_save_user_regs
399 sub sp, sp, #S_FRAME_SIZE @ carve out a frame on current
400 @ user stack
401 stmia sp, {r0 - r12} @ Save user registers (now in
402 @ svc mode) r0-r12
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200403 ldr r2, IRQ_STACK_START_IN @ set base 2 words into abort
Dirk Behme7d75a102008-12-14 09:47:13 +0100404 @ stack
405 ldmia r2, {r2 - r3} @ get values for "aborted" pc
406 @ and cpsr (into parm regs)
407 add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
408
409 add r5, sp, #S_SP
410 mov r1, lr
411 stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
412 mov r0, sp @ save current stack into r0
413 @ (param register)
414 .endm
415
416 .macro irq_save_user_regs
417 sub sp, sp, #S_FRAME_SIZE
418 stmia sp, {r0 - r12} @ Calling r0-r12
419 add r8, sp, #S_PC @ !! R8 NEEDS to be saved !!
420 @ a reserved stack spot would
421 @ be good.
422 stmdb r8, {sp, lr}^ @ Calling SP, LR
423 str lr, [r8, #0] @ Save calling PC
424 mrs r6, spsr
425 str r6, [r8, #4] @ Save CPSR
426 str r0, [r8, #8] @ Save OLD_R0
427 mov r0, sp
428 .endm
429
430 .macro irq_restore_user_regs
431 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
432 mov r0, r0
433 ldr lr, [sp, #S_PC] @ Get PC
434 add sp, sp, #S_FRAME_SIZE
435 subs pc, lr, #4 @ return & move spsr_svc into
436 @ cpsr
437 .endm
438
439 .macro get_bad_stack
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200440 ldr r13, IRQ_STACK_START_IN @ setup our mode stack (enter
441 @ in banked mode)
Dirk Behme7d75a102008-12-14 09:47:13 +0100442
443 str lr, [r13] @ save caller lr in position 0
444 @ of saved stack
445 mrs lr, spsr @ get the spsr
446 str lr, [r13, #4] @ save spsr in position 1 of
447 @ saved stack
448
449 mov r13, #MODE_SVC @ prepare SVC-Mode
450 @ msr spsr_c, r13
451 msr spsr, r13 @ switch modes, make sure
452 @ moves will execute
453 mov lr, pc @ capture return pc
454 movs pc, lr @ jump to next instruction &
455 @ switch modes.
456 .endm
457
458 .macro get_bad_stack_swi
459 sub r13, r13, #4 @ space on current stack for
460 @ scratch reg.
461 str r0, [r13] @ save R0's value.
Heiko Schocher56d0a4d2010-09-17 13:10:41 +0200462 ldr r0, IRQ_STACK_START_IN @ get data regions start
Dirk Behme7d75a102008-12-14 09:47:13 +0100463 @ spots for abort stack
464 str lr, [r0] @ save caller lr in position 0
465 @ of saved stack
Tetsuyuki Kobayashib023a952013-04-05 00:12:51 +0000466 mrs lr, spsr @ get the spsr
Dirk Behme7d75a102008-12-14 09:47:13 +0100467 str lr, [r0, #4] @ save spsr in position 1 of
468 @ saved stack
Tetsuyuki Kobayashib023a952013-04-05 00:12:51 +0000469 ldr lr, [r0] @ restore lr
Dirk Behme7d75a102008-12-14 09:47:13 +0100470 ldr r0, [r13] @ restore r0
471 add r13, r13, #4 @ pop stack entry
472 .endm
473
474 .macro get_irq_stack @ setup IRQ stack
475 ldr sp, IRQ_STACK_START
476 .endm
477
478 .macro get_fiq_stack @ setup FIQ stack
479 ldr sp, FIQ_STACK_START
480 .endm
481
482/*
483 * exception handlers
484 */
485 .align 5
486undefined_instruction:
487 get_bad_stack
488 bad_save_user_regs
489 bl do_undefined_instruction
490
491 .align 5
492software_interrupt:
493 get_bad_stack_swi
494 bad_save_user_regs
495 bl do_software_interrupt
496
497 .align 5
498prefetch_abort:
499 get_bad_stack
500 bad_save_user_regs
501 bl do_prefetch_abort
502
503 .align 5
504data_abort:
505 get_bad_stack
506 bad_save_user_regs
507 bl do_data_abort
508
509 .align 5
510not_used:
511 get_bad_stack
512 bad_save_user_regs
513 bl do_not_used
514
515#ifdef CONFIG_USE_IRQ
516
517 .align 5
518irq:
519 get_irq_stack
520 irq_save_user_regs
521 bl do_irq
522 irq_restore_user_regs
523
524 .align 5
525fiq:
526 get_fiq_stack
527 /* someone ought to write a more effective fiq_save_user_regs */
528 irq_save_user_regs
529 bl do_fiq
530 irq_restore_user_regs
531
532#else
533
534 .align 5
535irq:
536 get_bad_stack
537 bad_save_user_regs
538 bl do_irq
539
540 .align 5
541fiq:
542 get_bad_stack
543 bad_save_user_regs
544 bl do_fiq
545
Aneesh Vef0f76e2011-07-21 09:10:18 -0400546#endif /* CONFIG_USE_IRQ */
547#endif /* CONFIG_SPL_BUILD */