blob: f1b01d25ddd41895487b4716b9c1b470a846d2dc [file] [log] [blame]
Jagan Teki1d150b42018-12-22 21:32:49 +05301// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (C) 2018 Amarula Solutions.
4 * Author: Jagan Teki <jagan@amarulasolutions.com>
5 */
6
Jagan Teki1d150b42018-12-22 21:32:49 +05307#include <clk-uclass.h>
8#include <dm.h>
9#include <errno.h>
Samuel Holland12e3faa2021-09-12 11:48:43 -050010#include <clk/sunxi.h>
Jagan Teki1d150b42018-12-22 21:32:49 +053011#include <dt-bindings/clock/sun50i-a64-ccu.h>
Jagan Teki7f6c2a82019-01-18 22:18:13 +053012#include <dt-bindings/reset/sun50i-a64-ccu.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060013#include <linux/bitops.h>
Jagan Teki1d150b42018-12-22 21:32:49 +053014
15static const struct ccu_clk_gate a64_gates[] = {
Andre Przywara3e9aa0b2022-05-04 22:10:28 +010016 [CLK_PLL_PERIPH0] = GATE(0x028, BIT(31)),
17
Samuel Holland1467d442022-11-28 01:02:24 -060018 [CLK_BUS_MIPI_DSI] = GATE(0x060, BIT(1)),
Andre Przywaraddf33c12019-01-29 15:54:09 +000019 [CLK_BUS_MMC0] = GATE(0x060, BIT(8)),
20 [CLK_BUS_MMC1] = GATE(0x060, BIT(9)),
21 [CLK_BUS_MMC2] = GATE(0x060, BIT(10)),
Samuel Hollanda0f27ba2023-01-22 16:06:31 -060022 [CLK_BUS_NAND] = GATE(0x060, BIT(13)),
Jagan Teki836631b2019-02-28 00:26:57 +053023 [CLK_BUS_EMAC] = GATE(0x060, BIT(17)),
Jagan Tekibc123132019-02-27 20:02:06 +053024 [CLK_BUS_SPI0] = GATE(0x060, BIT(20)),
25 [CLK_BUS_SPI1] = GATE(0x060, BIT(21)),
Jagan Teki1d150b42018-12-22 21:32:49 +053026 [CLK_BUS_OTG] = GATE(0x060, BIT(23)),
27 [CLK_BUS_EHCI0] = GATE(0x060, BIT(24)),
28 [CLK_BUS_EHCI1] = GATE(0x060, BIT(25)),
29 [CLK_BUS_OHCI0] = GATE(0x060, BIT(28)),
30 [CLK_BUS_OHCI1] = GATE(0x060, BIT(29)),
31
Samuel Holland1467d442022-11-28 01:02:24 -060032 [CLK_BUS_TCON0] = GATE(0x064, BIT(3)),
33 [CLK_BUS_TCON1] = GATE(0x064, BIT(4)),
34 [CLK_BUS_HDMI] = GATE(0x064, BIT(11)),
35 [CLK_BUS_DE] = GATE(0x064, BIT(12)),
36
Andre Przywara3e9aa0b2022-05-04 22:10:28 +010037 [CLK_BUS_PIO] = GATE(0x068, BIT(5)),
38
Samuel Hollandfa7a7fa2021-09-12 09:47:24 -050039 [CLK_BUS_I2C0] = GATE(0x06c, BIT(0)),
40 [CLK_BUS_I2C1] = GATE(0x06c, BIT(1)),
41 [CLK_BUS_I2C2] = GATE(0x06c, BIT(2)),
Jagan Teki8cf08ea2018-12-30 21:29:24 +053042 [CLK_BUS_UART0] = GATE(0x06c, BIT(16)),
43 [CLK_BUS_UART1] = GATE(0x06c, BIT(17)),
44 [CLK_BUS_UART2] = GATE(0x06c, BIT(18)),
45 [CLK_BUS_UART3] = GATE(0x06c, BIT(19)),
46 [CLK_BUS_UART4] = GATE(0x06c, BIT(20)),
47
Samuel Hollanda0f27ba2023-01-22 16:06:31 -060048 [CLK_NAND] = GATE(0x080, BIT(31)),
Jagan Tekibc123132019-02-27 20:02:06 +053049 [CLK_SPI0] = GATE(0x0a0, BIT(31)),
50 [CLK_SPI1] = GATE(0x0a4, BIT(31)),
51
Jagan Teki1d150b42018-12-22 21:32:49 +053052 [CLK_USB_PHY0] = GATE(0x0cc, BIT(8)),
53 [CLK_USB_PHY1] = GATE(0x0cc, BIT(9)),
54 [CLK_USB_HSIC] = GATE(0x0cc, BIT(10)),
55 [CLK_USB_HSIC_12M] = GATE(0x0cc, BIT(11)),
56 [CLK_USB_OHCI0] = GATE(0x0cc, BIT(16)),
57 [CLK_USB_OHCI1] = GATE(0x0cc, BIT(17)),
Samuel Holland1467d442022-11-28 01:02:24 -060058
59 [CLK_DE] = GATE(0x104, BIT(31)),
60 [CLK_TCON0] = GATE(0x118, BIT(31)),
61 [CLK_TCON1] = GATE(0x11c, BIT(31)),
62
63 [CLK_HDMI] = GATE(0x150, BIT(31)),
64 [CLK_HDMI_DDC] = GATE(0x154, BIT(31)),
65
66 [CLK_DSI_DPHY] = GATE(0x168, BIT(15)),
Jagan Teki1d150b42018-12-22 21:32:49 +053067};
68
Jagan Teki7f6c2a82019-01-18 22:18:13 +053069static const struct ccu_reset a64_resets[] = {
70 [RST_USB_PHY0] = RESET(0x0cc, BIT(0)),
71 [RST_USB_PHY1] = RESET(0x0cc, BIT(1)),
72 [RST_USB_HSIC] = RESET(0x0cc, BIT(2)),
73
Samuel Holland1467d442022-11-28 01:02:24 -060074 [RST_BUS_MIPI_DSI] = RESET(0x2c0, BIT(1)),
Andre Przywaraddf33c12019-01-29 15:54:09 +000075 [RST_BUS_MMC0] = RESET(0x2c0, BIT(8)),
76 [RST_BUS_MMC1] = RESET(0x2c0, BIT(9)),
77 [RST_BUS_MMC2] = RESET(0x2c0, BIT(10)),
Samuel Hollanda0f27ba2023-01-22 16:06:31 -060078 [RST_BUS_NAND] = RESET(0x2c0, BIT(13)),
Jagan Teki836631b2019-02-28 00:26:57 +053079 [RST_BUS_EMAC] = RESET(0x2c0, BIT(17)),
Jagan Tekibc123132019-02-27 20:02:06 +053080 [RST_BUS_SPI0] = RESET(0x2c0, BIT(20)),
81 [RST_BUS_SPI1] = RESET(0x2c0, BIT(21)),
Jagan Teki7f6c2a82019-01-18 22:18:13 +053082 [RST_BUS_OTG] = RESET(0x2c0, BIT(23)),
83 [RST_BUS_EHCI0] = RESET(0x2c0, BIT(24)),
84 [RST_BUS_EHCI1] = RESET(0x2c0, BIT(25)),
85 [RST_BUS_OHCI0] = RESET(0x2c0, BIT(28)),
86 [RST_BUS_OHCI1] = RESET(0x2c0, BIT(29)),
Jagan Tekib490aa52018-12-30 21:37:31 +053087
Samuel Holland1467d442022-11-28 01:02:24 -060088 [RST_BUS_TCON0] = RESET(0x2c4, BIT(3)),
89 [RST_BUS_TCON1] = RESET(0x2c4, BIT(4)),
90 [RST_BUS_HDMI0] = RESET(0x2c4, BIT(10)),
91 [RST_BUS_HDMI1] = RESET(0x2c4, BIT(11)),
92 [RST_BUS_DE] = RESET(0x2c4, BIT(12)),
93
Samuel Hollandfa7a7fa2021-09-12 09:47:24 -050094 [RST_BUS_I2C0] = RESET(0x2d8, BIT(0)),
95 [RST_BUS_I2C1] = RESET(0x2d8, BIT(1)),
96 [RST_BUS_I2C2] = RESET(0x2d8, BIT(2)),
Jagan Tekib490aa52018-12-30 21:37:31 +053097 [RST_BUS_UART0] = RESET(0x2d8, BIT(16)),
98 [RST_BUS_UART1] = RESET(0x2d8, BIT(17)),
99 [RST_BUS_UART2] = RESET(0x2d8, BIT(18)),
100 [RST_BUS_UART3] = RESET(0x2d8, BIT(19)),
101 [RST_BUS_UART4] = RESET(0x2d8, BIT(20)),
Jagan Teki7f6c2a82019-01-18 22:18:13 +0530102};
103
Samuel Holland751c6c62022-05-09 00:29:34 -0500104const struct ccu_desc a64_ccu_desc = {
Jagan Teki1d150b42018-12-22 21:32:49 +0530105 .gates = a64_gates,
Jagan Teki7f6c2a82019-01-18 22:18:13 +0530106 .resets = a64_resets,
Samuel Holland84436502022-05-09 00:29:31 -0500107 .num_gates = ARRAY_SIZE(a64_gates),
108 .num_resets = ARRAY_SIZE(a64_resets),
Jagan Teki1d150b42018-12-22 21:32:49 +0530109};