blob: cbb9168edb9ca0c24daa0841ad28a3507121d58f [file] [log] [blame]
Jagan Teki1d150b42018-12-22 21:32:49 +05301// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (C) 2018 Amarula Solutions.
4 * Author: Jagan Teki <jagan@amarulasolutions.com>
5 */
6
7#include <common.h>
8#include <clk-uclass.h>
9#include <dm.h>
10#include <errno.h>
Samuel Holland12e3faa2021-09-12 11:48:43 -050011#include <clk/sunxi.h>
Jagan Teki1d150b42018-12-22 21:32:49 +053012#include <dt-bindings/clock/sun50i-a64-ccu.h>
Jagan Teki7f6c2a82019-01-18 22:18:13 +053013#include <dt-bindings/reset/sun50i-a64-ccu.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060014#include <linux/bitops.h>
Jagan Teki1d150b42018-12-22 21:32:49 +053015
16static const struct ccu_clk_gate a64_gates[] = {
Andre Przywara3e9aa0b2022-05-04 22:10:28 +010017 [CLK_PLL_PERIPH0] = GATE(0x028, BIT(31)),
18
Andre Przywaraddf33c12019-01-29 15:54:09 +000019 [CLK_BUS_MMC0] = GATE(0x060, BIT(8)),
20 [CLK_BUS_MMC1] = GATE(0x060, BIT(9)),
21 [CLK_BUS_MMC2] = GATE(0x060, BIT(10)),
Jagan Teki836631b2019-02-28 00:26:57 +053022 [CLK_BUS_EMAC] = GATE(0x060, BIT(17)),
Jagan Tekibc123132019-02-27 20:02:06 +053023 [CLK_BUS_SPI0] = GATE(0x060, BIT(20)),
24 [CLK_BUS_SPI1] = GATE(0x060, BIT(21)),
Jagan Teki1d150b42018-12-22 21:32:49 +053025 [CLK_BUS_OTG] = GATE(0x060, BIT(23)),
26 [CLK_BUS_EHCI0] = GATE(0x060, BIT(24)),
27 [CLK_BUS_EHCI1] = GATE(0x060, BIT(25)),
28 [CLK_BUS_OHCI0] = GATE(0x060, BIT(28)),
29 [CLK_BUS_OHCI1] = GATE(0x060, BIT(29)),
30
Andre Przywara3e9aa0b2022-05-04 22:10:28 +010031 [CLK_BUS_PIO] = GATE(0x068, BIT(5)),
32
Samuel Hollandfa7a7fa2021-09-12 09:47:24 -050033 [CLK_BUS_I2C0] = GATE(0x06c, BIT(0)),
34 [CLK_BUS_I2C1] = GATE(0x06c, BIT(1)),
35 [CLK_BUS_I2C2] = GATE(0x06c, BIT(2)),
Jagan Teki8cf08ea2018-12-30 21:29:24 +053036 [CLK_BUS_UART0] = GATE(0x06c, BIT(16)),
37 [CLK_BUS_UART1] = GATE(0x06c, BIT(17)),
38 [CLK_BUS_UART2] = GATE(0x06c, BIT(18)),
39 [CLK_BUS_UART3] = GATE(0x06c, BIT(19)),
40 [CLK_BUS_UART4] = GATE(0x06c, BIT(20)),
41
Jagan Tekibc123132019-02-27 20:02:06 +053042 [CLK_SPI0] = GATE(0x0a0, BIT(31)),
43 [CLK_SPI1] = GATE(0x0a4, BIT(31)),
44
Jagan Teki1d150b42018-12-22 21:32:49 +053045 [CLK_USB_PHY0] = GATE(0x0cc, BIT(8)),
46 [CLK_USB_PHY1] = GATE(0x0cc, BIT(9)),
47 [CLK_USB_HSIC] = GATE(0x0cc, BIT(10)),
48 [CLK_USB_HSIC_12M] = GATE(0x0cc, BIT(11)),
49 [CLK_USB_OHCI0] = GATE(0x0cc, BIT(16)),
50 [CLK_USB_OHCI1] = GATE(0x0cc, BIT(17)),
51};
52
Jagan Teki7f6c2a82019-01-18 22:18:13 +053053static const struct ccu_reset a64_resets[] = {
54 [RST_USB_PHY0] = RESET(0x0cc, BIT(0)),
55 [RST_USB_PHY1] = RESET(0x0cc, BIT(1)),
56 [RST_USB_HSIC] = RESET(0x0cc, BIT(2)),
57
Andre Przywaraddf33c12019-01-29 15:54:09 +000058 [RST_BUS_MMC0] = RESET(0x2c0, BIT(8)),
59 [RST_BUS_MMC1] = RESET(0x2c0, BIT(9)),
60 [RST_BUS_MMC2] = RESET(0x2c0, BIT(10)),
Jagan Teki836631b2019-02-28 00:26:57 +053061 [RST_BUS_EMAC] = RESET(0x2c0, BIT(17)),
Jagan Tekibc123132019-02-27 20:02:06 +053062 [RST_BUS_SPI0] = RESET(0x2c0, BIT(20)),
63 [RST_BUS_SPI1] = RESET(0x2c0, BIT(21)),
Jagan Teki7f6c2a82019-01-18 22:18:13 +053064 [RST_BUS_OTG] = RESET(0x2c0, BIT(23)),
65 [RST_BUS_EHCI0] = RESET(0x2c0, BIT(24)),
66 [RST_BUS_EHCI1] = RESET(0x2c0, BIT(25)),
67 [RST_BUS_OHCI0] = RESET(0x2c0, BIT(28)),
68 [RST_BUS_OHCI1] = RESET(0x2c0, BIT(29)),
Jagan Tekib490aa52018-12-30 21:37:31 +053069
Samuel Hollandfa7a7fa2021-09-12 09:47:24 -050070 [RST_BUS_I2C0] = RESET(0x2d8, BIT(0)),
71 [RST_BUS_I2C1] = RESET(0x2d8, BIT(1)),
72 [RST_BUS_I2C2] = RESET(0x2d8, BIT(2)),
Jagan Tekib490aa52018-12-30 21:37:31 +053073 [RST_BUS_UART0] = RESET(0x2d8, BIT(16)),
74 [RST_BUS_UART1] = RESET(0x2d8, BIT(17)),
75 [RST_BUS_UART2] = RESET(0x2d8, BIT(18)),
76 [RST_BUS_UART3] = RESET(0x2d8, BIT(19)),
77 [RST_BUS_UART4] = RESET(0x2d8, BIT(20)),
Jagan Teki7f6c2a82019-01-18 22:18:13 +053078};
79
Jagan Teki1d150b42018-12-22 21:32:49 +053080static const struct ccu_desc a64_ccu_desc = {
81 .gates = a64_gates,
Jagan Teki7f6c2a82019-01-18 22:18:13 +053082 .resets = a64_resets,
Jagan Teki1d150b42018-12-22 21:32:49 +053083};
84
Jagan Teki7f6c2a82019-01-18 22:18:13 +053085static int a64_clk_bind(struct udevice *dev)
86{
87 return sunxi_reset_bind(dev, ARRAY_SIZE(a64_resets));
88}
89
Jagan Teki1d150b42018-12-22 21:32:49 +053090static const struct udevice_id a64_ccu_ids[] = {
91 { .compatible = "allwinner,sun50i-a64-ccu",
92 .data = (ulong)&a64_ccu_desc },
93 { }
94};
95
96U_BOOT_DRIVER(clk_sun50i_a64) = {
97 .name = "sun50i_a64_ccu",
98 .id = UCLASS_CLK,
99 .of_match = a64_ccu_ids,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700100 .priv_auto = sizeof(struct ccu_priv),
Jagan Teki1d150b42018-12-22 21:32:49 +0530101 .ops = &sunxi_clk_ops,
102 .probe = sunxi_clk_probe,
Jagan Teki7f6c2a82019-01-18 22:18:13 +0530103 .bind = a64_clk_bind,
Jagan Teki1d150b42018-12-22 21:32:49 +0530104};