blob: 7615696f1608a671475e7365ec7234dd5eef8b64 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kumar Galae1c09492010-07-15 16:49:03 -05002/*
ramneek mehresh3d339632012-04-18 19:39:53 +00003 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Rajesh Bhagataec38012021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Kumar Galae1c09492010-07-15 16:49:03 -05005 */
6
7/*
8 * Corenet DS style board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
Kumar Galae1c09492010-07-15 16:49:03 -050015#include "../board/freescale/common/ics307_clk.h"
16
Shaohui Xie25a2b392011-03-16 10:10:32 +080017#ifdef CONFIG_RAMBOOT_PBL
18#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
19#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Aneesh Bansale0f50152015-06-16 10:36:00 +053020#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080021
Liu Gangb4611ee2012-08-09 05:10:03 +000022#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gang1e084582012-03-08 00:33:18 +000023/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000024#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
25#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
26 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +000027#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gang1e084582012-03-08 00:33:18 +000028#endif
29
Kumar Galae1c09492010-07-15 16:49:03 -050030/* High Level Configuration Options */
Kumar Galae1c09492010-07-15 16:49:03 -050031
Kumar Galae727a362011-01-12 02:48:53 -060032#ifndef CONFIG_RESET_VECTOR_ADDRESS
33#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
34#endif
35
York Sunfe845072016-12-28 08:43:45 -080036#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Kumar Galae1c09492010-07-15 16:49:03 -050037
Kumar Galae1c09492010-07-15 16:49:03 -050038/*
39 * These can be toggled for performance analysis, otherwise use default.
40 */
Kumar Galae1c09492010-07-15 16:49:03 -050041#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Kumar Galae1c09492010-07-15 16:49:03 -050042#ifdef CONFIG_DDR_ECC
Kumar Galae1c09492010-07-15 16:49:03 -050043#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
44#endif
45
York Sun18acc8b2010-09-28 15:20:36 -070046#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Kumar Galae1c09492010-07-15 16:49:03 -050047
48/*
Shaohui Xie25a2b392011-03-16 10:10:32 +080049 * Config the L3 Cache as L3 SRAM
50 */
51#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
52#ifdef CONFIG_PHYS_64BIT
53#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
54#else
55#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
56#endif
57#define CONFIG_SYS_L3_SIZE (1024 << 10)
58#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
59
Kumar Galae1c09492010-07-15 16:49:03 -050060#ifdef CONFIG_PHYS_64BIT
61#define CONFIG_SYS_DCSRBAR 0xf0000000
62#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
63#endif
64
65/* EEPROM */
Kumar Galae1c09492010-07-15 16:49:03 -050066#define CONFIG_SYS_I2C_EEPROM_NXID
67#define CONFIG_SYS_EEPROM_BUS_NUM 0
Kumar Galae1c09492010-07-15 16:49:03 -050068
69/*
70 * DDR Setup
71 */
72#define CONFIG_VERY_BIG_RAM
73#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
74#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
75
Kumar Galae1c09492010-07-15 16:49:03 -050076#define SPD_EEPROM_ADDRESS1 0x51
77#define SPD_EEPROM_ADDRESS2 0x52
Kumar Galae38209e2011-02-09 02:00:08 +000078#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
York Sun269c7eb2010-10-18 13:46:49 -070079#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Kumar Galae1c09492010-07-15 16:49:03 -050080
81/*
82 * Local Bus Definitions
83 */
84
85/* Set the local bus clock 1/8 of platform clock */
86#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
87
88#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
89#ifdef CONFIG_PHYS_64BIT
90#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
91#else
92#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
93#endif
94
Shaohui Xiee04e16b2011-05-09 16:53:51 +080095#define CONFIG_SYS_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +000096 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
Shaohui Xiee04e16b2011-05-09 16:53:51 +080097 | BR_PS_16 | BR_V)
98#define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
Kumar Galae1c09492010-07-15 16:49:03 -050099 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
100
Kumar Galae1c09492010-07-15 16:49:03 -0500101#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
102#ifdef CONFIG_PHYS_64BIT
103#define PIXIS_BASE_PHYS 0xfffdf0000ull
104#else
105#define PIXIS_BASE_PHYS PIXIS_BASE
106#endif
107
Kumar Galae1c09492010-07-15 16:49:03 -0500108#define PIXIS_LBMAP_SWITCH 7
109#define PIXIS_LBMAP_MASK 0xf0
110#define PIXIS_LBMAP_SHIFT 4
111#define PIXIS_LBMAP_ALTBANK 0x40
112
Wolfgang Denk62fb2b42021-09-27 17:42:39 +0200113#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
Kumar Galae1c09492010-07-15 16:49:03 -0500114
Kumar Galae38209e2011-02-09 02:00:08 +0000115/* Nand Flash */
Kumar Galae38209e2011-02-09 02:00:08 +0000116#ifdef CONFIG_NAND_FSL_ELBC
117#define CONFIG_SYS_NAND_BASE 0xffa00000
118#ifdef CONFIG_PHYS_64BIT
119#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
120#else
121#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
122#endif
123
124#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
125#define CONFIG_SYS_MAX_NAND_DEVICE 1
Kumar Galae38209e2011-02-09 02:00:08 +0000126
127/* NAND flash config */
128#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
129 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
130 | BR_PS_8 /* Port Size = 8 bit */ \
131 | BR_MS_FCM /* MSEL = FCM */ \
132 | BR_V) /* valid */
133#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
134 | OR_FCM_PGS /* Large Page*/ \
135 | OR_FCM_CSCT \
136 | OR_FCM_CST \
137 | OR_FCM_CHT \
138 | OR_FCM_SCY_1 \
139 | OR_FCM_TRLX \
140 | OR_FCM_EHTR)
Kumar Galad0af3b92011-08-31 09:50:13 -0500141#endif /* CONFIG_NAND_FSL_ELBC */
Kumar Galae38209e2011-02-09 02:00:08 +0000142
Kumar Galae1c09492010-07-15 16:49:03 -0500143#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
144
Kumar Galae1c09492010-07-15 16:49:03 -0500145#define CONFIG_HWCONFIG
146
147/* define to use L1 as initial stack */
148#define CONFIG_L1_INIT_RAM
149#define CONFIG_SYS_INIT_RAM_LOCK
150#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
151#ifdef CONFIG_PHYS_64BIT
152#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
153#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
154/* The assembler doesn't like typecast */
155#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
156 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
157 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
158#else
159#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
160#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
161#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
162#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200163#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galae1c09492010-07-15 16:49:03 -0500164
Tom Rini55f37562022-05-24 14:14:02 -0400165#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kumar Galae1c09492010-07-15 16:49:03 -0500166
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530167#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Kumar Galae1c09492010-07-15 16:49:03 -0500168
169/* Serial Port - controlled on board with jumper J8
170 * open - index 2
171 * shorted - index 1
172 */
Kumar Galae1c09492010-07-15 16:49:03 -0500173#define CONFIG_SYS_NS16550_SERIAL
174#define CONFIG_SYS_NS16550_REG_SIZE 1
175#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
176
177#define CONFIG_SYS_BAUDRATE_TABLE \
178 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
179
180#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
181#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
182#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
183#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
184
Kumar Galae1c09492010-07-15 16:49:03 -0500185/* I2C */
Kumar Galae1c09492010-07-15 16:49:03 -0500186
187/*
188 * RapidIO
189 */
Kumar Gala8975d7a2010-12-30 12:09:53 -0600190#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500191#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600192#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500193#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600194#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500195#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600196#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500197
Kumar Gala8975d7a2010-12-30 12:09:53 -0600198#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500199#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600200#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500201#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600202#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500203#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600204#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500205
206/*
Liu Gang4cc85322012-03-08 00:33:17 +0000207 * for slave u-boot IMAGE instored in master memory space,
208 * PHYS must be aligned based on the SIZE
209 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800210#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
211#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
212#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
213#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gang85bcd732012-03-08 00:33:20 +0000214/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000215 * for slave UCODE and ENV instored in master memory space,
Liu Gang85bcd732012-03-08 00:33:20 +0000216 * PHYS must be aligned based on the SIZE
217 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800218#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gang99e0c292012-08-09 05:10:02 +0000219#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
220#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000221
Liu Gangf420aa92012-03-08 00:33:21 +0000222/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000223#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
224#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gang4cc85322012-03-08 00:33:17 +0000225
226/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000227 * SRIO_PCIE_BOOT - SLAVE
Liu Gang1e084582012-03-08 00:33:18 +0000228 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000229#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
230#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
231#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
232 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +0000233#endif
234
235/*
Shaohui Xie58649792011-05-12 18:46:14 +0800236 * eSPI - Enhanced SPI
237 */
Shaohui Xie58649792011-05-12 18:46:14 +0800238
239/*
Kumar Galae1c09492010-07-15 16:49:03 -0500240 * General PCI
241 * Memory space is mapped 1-1, but I/O space must start from 0.
242 */
243
244/* controller 1, direct to uli, tgtid 3, Base address 20000 */
245#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Kumar Galae1c09492010-07-15 16:49:03 -0500246#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500247#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Kumar Galae1c09492010-07-15 16:49:03 -0500248#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500249
250/* controller 2, Slot 2, tgtid 2, Base address 201000 */
251#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500252#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500253#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Kumar Galae1c09492010-07-15 16:49:03 -0500254#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500255
256/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Trübenbach, Ralfd8ec2c02011-04-20 13:04:47 +0000257#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500258#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500259#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Kumar Galae1c09492010-07-15 16:49:03 -0500260#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500261
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500262/* controller 4, Base address 203000 */
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500263#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500264#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500265
Kumar Galae1c09492010-07-15 16:49:03 -0500266/* Qman/Bman */
267#define CONFIG_SYS_BMAN_NUM_PORTALS 10
268#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
269#ifdef CONFIG_PHYS_64BIT
270#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
271#else
272#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
273#endif
274#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500275#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
276#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
277#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
278#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
279#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
280 CONFIG_SYS_BMAN_CENA_SIZE)
281#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
282#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500283#define CONFIG_SYS_QMAN_NUM_PORTALS 10
284#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
285#ifdef CONFIG_PHYS_64BIT
286#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
287#else
288#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
289#endif
290#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500291#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
292#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
293#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
294#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
295#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
296 CONFIG_SYS_QMAN_CENA_SIZE)
297#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
298#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500299
300#define CONFIG_SYS_DPAA_FMAN
301#define CONFIG_SYS_DPAA_PME
Timur Tabi275f4bb2011-11-22 09:21:25 -0600302#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Kumar Galae1c09492010-07-15 16:49:03 -0500303
Kumar Galae1c09492010-07-15 16:49:03 -0500304#ifdef CONFIG_FMAN_ENET
305#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
306#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
307#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
308#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
309#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
310
Kumar Galae1c09492010-07-15 16:49:03 -0500311#define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
312#define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
313#define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
314#define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
315#define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
Kumar Galae1c09492010-07-15 16:49:03 -0500316
317#define CONFIG_SYS_TBIPA_VALUE 8
Kumar Galae1c09492010-07-15 16:49:03 -0500318#endif
319
320/*
321 * Environment
322 */
Kumar Galae1c09492010-07-15 16:49:03 -0500323#define CONFIG_LOADS_ECHO /* echo on for serial download */
324#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
325
Kumar Galae1c09492010-07-15 16:49:03 -0500326#ifdef CONFIG_MMC
Kumar Galae1c09492010-07-15 16:49:03 -0500327#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
328#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Kumar Galae1c09492010-07-15 16:49:03 -0500329#endif
330
331/*
332 * Miscellaneous configurable options
333 */
Kumar Galae1c09492010-07-15 16:49:03 -0500334
335/*
336 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500337 * have to be in the first 64 MB of memory, since this is
Kumar Galae1c09492010-07-15 16:49:03 -0500338 * the maximum mapped by the Linux kernel during initialization.
339 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500340#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
Kumar Galae1c09492010-07-15 16:49:03 -0500341
Kumar Galae1c09492010-07-15 16:49:03 -0500342/*
343 * Environment Configuration
344 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000345#define CONFIG_ROOTPATH "/opt/nfsroot"
Kumar Galae1c09492010-07-15 16:49:03 -0500346#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
347
York Sund1bb6022016-11-18 11:26:09 -0800348#ifdef CONFIG_TARGET_P4080DS
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000349#define __USB_PHY_TYPE ulpi
350#else
351#define __USB_PHY_TYPE utmi
352#endif
353
Kumar Galae1c09492010-07-15 16:49:03 -0500354#define CONFIG_EXTRA_ENV_SETTINGS \
Emil Medveb250d372010-08-31 22:57:43 -0500355 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000356 "bank_intlv=cs0_cs1;" \
ramneek mehresh1b57b002013-09-10 17:37:45 +0530357 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
358 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Kumar Galae1c09492010-07-15 16:49:03 -0500359 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200360 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
361 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Emil Medveb250d372010-08-31 22:57:43 -0500362 "tftpflash=tftpboot $loadaddr $uboot && " \
363 "protect off $ubootaddr +$filesize && " \
364 "erase $ubootaddr +$filesize && " \
365 "cp.b $loadaddr $ubootaddr $filesize && " \
366 "protect on $ubootaddr +$filesize && " \
367 "cmp.b $loadaddr $ubootaddr $filesize\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500368 "consoledev=ttyS0\0" \
369 "ramdiskaddr=2000000\0" \
370 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500371 "fdtaddr=1e00000\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500372 "fdtfile=p4080ds/p4080ds.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500373 "bdev=sda3\0"
Kumar Galae1c09492010-07-15 16:49:03 -0500374
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000375#include <asm/fsl_secure_boot.h>
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000376
Kumar Galae1c09492010-07-15 16:49:03 -0500377#endif /* __CONFIG_H */