blob: 22fb27418db6b9b49965a6e4ea0768d49403e798 [file] [log] [blame]
wdenk359733b2003-03-31 17:27:09 +00001/*
2 * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
3 * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
4 * Copyright (C) 2000, 2001, 2002 Wolfgang Denk <wd@denx.de>
5 * Copyright (C) 2003 Martin Winistoerfer, martinwinistoerfer@gmx.ch.
wdenk57b2d802003-06-27 21:31:46 +00006 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
wdenk359733b2003-03-31 17:27:09 +00008 */
9
10/*
11 * File: start.S
wdenk57b2d802003-06-27 21:31:46 +000012 *
wdenk359733b2003-03-31 17:27:09 +000013 * Discription: startup code
14 *
15 */
16
Wolfgang Denk0191e472010-10-26 14:34:52 +020017#include <asm-offsets.h>
wdenk359733b2003-03-31 17:27:09 +000018#include <config.h>
19#include <mpc5xx.h>
20#include <version.h>
21
22#define CONFIG_5xx 1 /* needed for Linux kernel header files */
wdenk359733b2003-03-31 17:27:09 +000023
24#include <ppc_asm.tmpl>
25#include <ppc_defs.h>
wdenk57b2d802003-06-27 21:31:46 +000026
wdenk57b2d802003-06-27 21:31:46 +000027#include <asm/processor.h>
Peter Tyser3a1362d2010-10-14 23:33:24 -050028#include <asm/u-boot.h>
wdenk359733b2003-03-31 17:27:09 +000029
wdenk359733b2003-03-31 17:27:09 +000030/* We don't have a MMU.
31*/
32#undef MSR_KERNEL
33#define MSR_KERNEL ( MSR_ME | MSR_RI ) /* Machine Check and Recoverable Interr. */
34
35/*
36 * Set up GOT: Global Offset Table
37 *
Joakim Tjernlund3fbaa4d2010-01-19 14:41:56 +010038 * Use r12 to access the GOT
wdenk359733b2003-03-31 17:27:09 +000039 */
40 START_GOT
41 GOT_ENTRY(_GOT2_TABLE_)
42 GOT_ENTRY(_FIXUP_TABLE_)
43
44 GOT_ENTRY(_start)
45 GOT_ENTRY(_start_of_vectors)
46 GOT_ENTRY(_end_of_vectors)
47 GOT_ENTRY(transfer_to_handler)
48
wdenkb9a83a92003-05-30 12:48:29 +000049 GOT_ENTRY(__init_end)
Simon Glassed70c8f2013-03-14 06:54:53 +000050 GOT_ENTRY(__bss_end)
wdenkbf2f8c92003-05-22 22:52:13 +000051 GOT_ENTRY(__bss_start)
wdenk359733b2003-03-31 17:27:09 +000052 END_GOT
53
54/*
55 * r3 - 1st arg to board_init(): IMMP pointer
56 * r4 - 2nd arg to board_init(): boot flag
57 */
58 .text
59 .long 0x27051956 /* U-Boot Magic Number */
60 .globl version_string
61version_string:
Andreas Bießmann61d01952011-07-18 20:24:04 +020062 .ascii U_BOOT_VERSION_STRING, "\0"
wdenk359733b2003-03-31 17:27:09 +000063
64 . = EXC_OFF_SYS_RESET
65 .globl _start
66_start:
67 mfspr r3, 638
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068 li r4, CONFIG_SYS_ISB /* Set ISB bit */
wdenk57b2d802003-06-27 21:31:46 +000069 or r3, r3, r4
wdenk359733b2003-03-31 17:27:09 +000070 mtspr 638, r3
wdenk359733b2003-03-31 17:27:09 +000071
72 /* Initialize machine status; enable machine check interrupt */
73 /*----------------------------------------------------------------------*/
74 li r3, MSR_KERNEL /* Set ME, RI flags */
75 mtmsr r3
76 mtspr SRR1, r3 /* Make SRR1 match MSR */
77
78 /* Initialize debug port registers */
79 /*----------------------------------------------------------------------*/
80 xor r0, r0, r0 /* Clear R0 */
81 mtspr LCTRL1, r0 /* Initialize debug port regs */
82 mtspr LCTRL2, r0
83 mtspr COUNTA, r0
84 mtspr COUNTB, r0
85
wdenkbc01dd52004-01-02 16:05:07 +000086#if defined(CONFIG_PATI)
87 /* the external flash access on PATI fails if programming the PLL to 40MHz.
88 * Copy the PLL programming code to the internal RAM and execute it
89 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090 lis r3, CONFIG_SYS_MONITOR_BASE@h
91 ori r3, r3, CONFIG_SYS_MONITOR_BASE@l
wdenkbc01dd52004-01-02 16:05:07 +000092 addi r3, r3, pll_prog_code_start - _start + EXC_OFF_SYS_RESET
93
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094 lis r4, CONFIG_SYS_INIT_RAM_ADDR@h
95 ori r4, r4, CONFIG_SYS_INIT_RAM_ADDR@l
wdenkbc01dd52004-01-02 16:05:07 +000096 mtlr r4
97 addis r5,0,0x0
98 ori r5,r5,((pll_prog_code_end - pll_prog_code_start) >>2)
99 mtctr r5
100 addi r3, r3, -4
101 addi r4, r4, -4
1020:
103 lwzu r0,4(r3)
104 stwu r0,4(r4)
105 bdnz 0b /* copy loop */
106 blrl
107#endif
108
wdenk359733b2003-03-31 17:27:09 +0000109 /*
110 * Calculate absolute address in FLASH and jump there
111 *----------------------------------------------------------------------*/
112
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113 lis r3, CONFIG_SYS_MONITOR_BASE@h
114 ori r3, r3, CONFIG_SYS_MONITOR_BASE@l
wdenk359733b2003-03-31 17:27:09 +0000115 addi r3, r3, in_flash - _start + EXC_OFF_SYS_RESET
116 mtlr r3
117 blr
118
119in_flash:
120
121 /* Initialize some SPRs that are hard to access from C */
122 /*----------------------------------------------------------------------*/
wdenk57b2d802003-06-27 21:31:46 +0000123
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124 lis r3, CONFIG_SYS_IMMR@h /* Pass IMMR as arg1 to C routine */
125 lis r2, CONFIG_SYS_INIT_SP_ADDR@h
126 ori r1, r2, CONFIG_SYS_INIT_SP_ADDR@l /* Set up the stack in internal SRAM */
wdenk359733b2003-03-31 17:27:09 +0000127 /* Note: R0 is still 0 here */
128 stwu r0, -4(r1) /* Clear final stack frame so that */
129 stwu r0, -4(r1) /* stack backtraces terminate cleanly */
130
131 /*
132 * Disable serialized ifetch and show cycles
133 * (i.e. set processor to normal mode) for maximum
134 * performance.
135 */
136
137 li r2, 0x0007
138 mtspr ICTRL, r2
139
140 /* Set up debug mode entry */
141
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142 lis r2, CONFIG_SYS_DER@h
143 ori r2, r2, CONFIG_SYS_DER@l
wdenk359733b2003-03-31 17:27:09 +0000144 mtspr DER, r2
145
146 /* Let the C-code set up the rest */
147 /* */
148 /* Be careful to keep code relocatable ! */
149 /*----------------------------------------------------------------------*/
150
151 GET_GOT /* initialize GOT access */
Wolfgang Denkb2d36ea2011-04-20 22:11:21 +0200152
wdenk359733b2003-03-31 17:27:09 +0000153 /* r3: IMMR */
154 bl cpu_init_f /* run low-level CPU init code (from Flash) */
155
wdenk359733b2003-03-31 17:27:09 +0000156 bl board_init_f /* run 1st part of board init code (from Flash) */
157
Peter Tyser0c44caf2010-09-14 19:13:53 -0500158 /* NOTREACHED - board_init_f() does not return */
159
wdenk359733b2003-03-31 17:27:09 +0000160
wdenk359733b2003-03-31 17:27:09 +0000161 .globl _start_of_vectors
162_start_of_vectors:
163
164/* Machine check */
165 STD_EXCEPTION(0x200, MachineCheck, MachineCheckException)
166
167/* Data Storage exception. "Never" generated on the 860. */
168 STD_EXCEPTION(0x300, DataStorage, UnknownException)
169
170/* Instruction Storage exception. "Never" generated on the 860. */
171 STD_EXCEPTION(0x400, InstStorage, UnknownException)
172
173/* External Interrupt exception. */
174 STD_EXCEPTION(0x500, ExtInterrupt, external_interrupt)
175
176/* Alignment exception. */
177 . = 0x600
178Alignment:
Rafal Jaworowski06244e42007-06-22 14:58:04 +0200179 EXCEPTION_PROLOG(SRR0, SRR1)
wdenk359733b2003-03-31 17:27:09 +0000180 mfspr r4,DAR
181 stw r4,_DAR(r21)
182 mfspr r5,DSISR
183 stw r5,_DSISR(r21)
184 addi r3,r1,STACK_FRAME_OVERHEAD
Joakim Tjernlund4ff6bc02010-01-19 14:41:55 +0100185 EXC_XFER_TEMPLATE(Alignment, AlignmentException, MSR_KERNEL, COPY_EE)
wdenk359733b2003-03-31 17:27:09 +0000186
187/* Program check exception */
188 . = 0x700
189ProgramCheck:
Rafal Jaworowski06244e42007-06-22 14:58:04 +0200190 EXCEPTION_PROLOG(SRR0, SRR1)
wdenk359733b2003-03-31 17:27:09 +0000191 addi r3,r1,STACK_FRAME_OVERHEAD
Joakim Tjernlund4ff6bc02010-01-19 14:41:55 +0100192 EXC_XFER_TEMPLATE(ProgramCheck, ProgramCheckException,
193 MSR_KERNEL, COPY_EE)
wdenk359733b2003-03-31 17:27:09 +0000194
195 /* FPU on MPC5xx available. We will use it later.
196 */
197 STD_EXCEPTION(0x800, FPUnavailable, UnknownException)
198
199 /* I guess we could implement decrementer, and may have
200 * to someday for timekeeping.
201 */
202 STD_EXCEPTION(0x900, Decrementer, timer_interrupt)
203 STD_EXCEPTION(0xa00, Trap_0a, UnknownException)
204 STD_EXCEPTION(0xb00, Trap_0b, UnknownException)
wdenk874ac262003-07-24 23:38:38 +0000205 STD_EXCEPTION(0xc00, SystemCall, UnknownException)
wdenk359733b2003-03-31 17:27:09 +0000206 STD_EXCEPTION(0xd00, SingleStep, UnknownException)
207
208 STD_EXCEPTION(0xe00, Trap_0e, UnknownException)
209 STD_EXCEPTION(0xf00, Trap_0f, UnknownException)
210
211 /* On the MPC8xx, this is a software emulation interrupt. It occurs
212 * for all unimplemented and illegal instructions.
213 */
214 STD_EXCEPTION(0x1000, SoftEmu, SoftEmuException)
215 STD_EXCEPTION(0x1100, InstructionTLBMiss, UnknownException)
216 STD_EXCEPTION(0x1200, DataTLBMiss, UnknownException)
217 STD_EXCEPTION(0x1300, InstructionTLBError, UnknownException)
218 STD_EXCEPTION(0x1400, DataTLBError, UnknownException)
219
220 STD_EXCEPTION(0x1500, Reserved5, UnknownException)
221 STD_EXCEPTION(0x1600, Reserved6, UnknownException)
222 STD_EXCEPTION(0x1700, Reserved7, UnknownException)
223 STD_EXCEPTION(0x1800, Reserved8, UnknownException)
224 STD_EXCEPTION(0x1900, Reserved9, UnknownException)
225 STD_EXCEPTION(0x1a00, ReservedA, UnknownException)
226 STD_EXCEPTION(0x1b00, ReservedB, UnknownException)
227
228 STD_EXCEPTION(0x1c00, DataBreakpoint, UnknownException)
229 STD_EXCEPTION(0x1d00, InstructionBreakpoint, DebugException)
230 STD_EXCEPTION(0x1e00, PeripheralBreakpoint, UnknownException)
231 STD_EXCEPTION(0x1f00, DevPortBreakpoint, UnknownException)
232
233
234 .globl _end_of_vectors
235_end_of_vectors:
236
237
238 . = 0x2000
239
240/*
241 * This code finishes saving the registers to the exception frame
242 * and jumps to the appropriate handler for the exception.
243 * Register r21 is pointer into trap frame, r1 has new stack pointer.
244 */
245 .globl transfer_to_handler
246transfer_to_handler:
247 stw r22,_NIP(r21)
248 lis r22,MSR_POW@h
249 andc r23,r23,r22
250 stw r23,_MSR(r21)
251 SAVE_GPR(7, r21)
252 SAVE_4GPRS(8, r21)
253 SAVE_8GPRS(12, r21)
254 SAVE_8GPRS(24, r21)
255 mflr r23
256 andi. r24,r23,0x3f00 /* get vector offset */
257 stw r24,TRAP(r21)
258 li r22,0
259 stw r22,RESULT(r21)
260 mtspr SPRG2,r22 /* r1 is now kernel sp */
261 lwz r24,0(r23) /* virtual address of handler */
262 lwz r23,4(r23) /* where to go when done */
263 mtspr SRR0,r24
264 mtspr SRR1,r20
265 mtlr r23
266 SYNC
267 rfi /* jump to handler, enable MMU */
268
269int_return:
270 mfmsr r28 /* Disable interrupts */
271 li r4,0
272 ori r4,r4,MSR_EE
273 andc r28,r28,r4
274 SYNC /* Some chip revs need this... */
275 mtmsr r28
276 SYNC
277 lwz r2,_CTR(r1)
278 lwz r0,_LINK(r1)
279 mtctr r2
280 mtlr r0
281 lwz r2,_XER(r1)
282 lwz r0,_CCR(r1)
283 mtspr XER,r2
284 mtcrf 0xFF,r0
285 REST_10GPRS(3, r1)
286 REST_10GPRS(13, r1)
287 REST_8GPRS(23, r1)
288 REST_GPR(31, r1)
289 lwz r2,_NIP(r1) /* Restore environment */
290 lwz r0,_MSR(r1)
291 mtspr SRR0,r2
292 mtspr SRR1,r0
293 lwz r0,GPR0(r1)
294 lwz r2,GPR2(r1)
295 lwz r1,GPR1(r1)
296 SYNC
297 rfi
298
wdenk57b2d802003-06-27 21:31:46 +0000299
wdenk359733b2003-03-31 17:27:09 +0000300/*
301 * unsigned int get_immr (unsigned int mask)
302 *
303 * return (mask ? (IMMR & mask) : IMMR);
304 */
305 .globl get_immr
306get_immr:
307 mr r4,r3 /* save mask */
308 mfspr r3, IMMR /* IMMR */
309 cmpwi 0,r4,0 /* mask != 0 ? */
310 beq 4f
311 and r3,r3,r4 /* IMMR & mask */
3124:
313 blr
314
315 .globl get_pvr
316get_pvr:
317 mfspr r3, PVR
318 blr
319
320
321/*------------------------------------------------------------------------------*/
322
323/*
324 * void relocate_code (addr_sp, gd, addr_moni)
325 *
326 * This "function" does not return, instead it continues in RAM
327 * after relocating the monitor code.
328 *
329 * r3 = dest
330 * r4 = src
331 * r5 = length in bytes
332 * r6 = cachelinesize
333 */
334 .globl relocate_code
335relocate_code:
336 mr r1, r3 /* Set new stack pointer in SRAM */
337 mr r9, r4 /* Save copy of global data pointer in SRAM */
338 mr r10, r5 /* Save copy of monitor destination Address in SRAM */
339
Joakim Tjernlund3fbaa4d2010-01-19 14:41:56 +0100340 GET_GOT
wdenk359733b2003-03-31 17:27:09 +0000341 mr r3, r5 /* Destination Address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200342 lis r4, CONFIG_SYS_MONITOR_BASE@h /* Source Address */
343 ori r4, r4, CONFIG_SYS_MONITOR_BASE@l
wdenkb9a83a92003-05-30 12:48:29 +0000344 lwz r5, GOT(__init_end)
345 sub r5, r5, r4
wdenk359733b2003-03-31 17:27:09 +0000346
347 /*
348 * Fix GOT pointer:
349 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200350 * New GOT-PTR = (old GOT-PTR - CONFIG_SYS_MONITOR_BASE) + Destination Address
wdenk359733b2003-03-31 17:27:09 +0000351 *
352 * Offset:
353 */
354 sub r15, r10, r4
355
356 /* First our own GOT */
Joakim Tjernlund3fbaa4d2010-01-19 14:41:56 +0100357 add r12, r12, r15
wdenk359733b2003-03-31 17:27:09 +0000358 /* the the one used by the C code */
359 add r30, r30, r15
360
361 /*
362 * Now relocate code
363 */
364
365 cmplw cr1,r3,r4
366 addi r0,r5,3
367 srwi. r0,r0,2
368 beq cr1,4f /* In place copy is not necessary */
369 beq 4f /* Protect against 0 count */
370 mtctr r0
371 bge cr1,2f
372
373 la r8,-4(r4)
374 la r7,-4(r3)
3751: lwzu r0,4(r8)
376 stwu r0,4(r7)
377 bdnz 1b
378 b 4f
379
3802: slwi r0,r0,2
381 add r8,r4,r0
382 add r7,r3,r0
3833: lwzu r0,-4(r8)
384 stwu r0,-4(r7)
385 bdnz 3b
386
wdenk57b2d802003-06-27 21:31:46 +00003874: sync
wdenk359733b2003-03-31 17:27:09 +0000388 isync
389
390/*
391 * We are done. Do not return, instead branch to second part of board
392 * initialization, now running from RAM.
393 */
394
395 addi r0, r10, in_ram - _start + EXC_OFF_SYS_RESET
396 mtlr r0
397 blr
398
399in_ram:
400
401 /*
Joakim Tjernlund3fbaa4d2010-01-19 14:41:56 +0100402 * Relocation Function, r12 point to got2+0x8000
wdenk359733b2003-03-31 17:27:09 +0000403 *
wdenk57b2d802003-06-27 21:31:46 +0000404 * Adjust got2 pointers, no need to check for 0, this code
405 * already puts a few entries in the table.
wdenk359733b2003-03-31 17:27:09 +0000406 */
407 li r0,__got2_entries@sectoff@l
408 la r3,GOT(_GOT2_TABLE_)
409 lwz r11,GOT(_GOT2_TABLE_)
410 mtctr r0
411 sub r11,r3,r11
412 addi r3,r3,-4
4131: lwzu r0,4(r3)
Joakim Tjernlund4f2fdac2009-10-08 02:03:51 +0200414 cmpwi r0,0
415 beq- 2f
wdenk359733b2003-03-31 17:27:09 +0000416 add r0,r0,r11
417 stw r0,0(r3)
Joakim Tjernlund4f2fdac2009-10-08 02:03:51 +02004182: bdnz 1b
wdenk359733b2003-03-31 17:27:09 +0000419
420 /*
wdenk57b2d802003-06-27 21:31:46 +0000421 * Now adjust the fixups and the pointers to the fixups
wdenk359733b2003-03-31 17:27:09 +0000422 * in case we need to move ourselves again.
423 */
Joakim Tjernlund4f2fdac2009-10-08 02:03:51 +0200424 li r0,__fixup_entries@sectoff@l
wdenk359733b2003-03-31 17:27:09 +0000425 lwz r3,GOT(_FIXUP_TABLE_)
426 cmpwi r0,0
427 mtctr r0
428 addi r3,r3,-4
429 beq 4f
4303: lwzu r4,4(r3)
431 lwzux r0,r4,r11
Joakim Tjernlundc61b25a2010-10-14 11:51:44 +0200432 cmpwi r0,0
wdenk359733b2003-03-31 17:27:09 +0000433 add r0,r0,r11
Joakim Tjernlund401b5922010-11-04 19:02:00 +0100434 stw r4,0(r3)
Joakim Tjernlundc61b25a2010-10-14 11:51:44 +0200435 beq- 5f
wdenk359733b2003-03-31 17:27:09 +0000436 stw r0,0(r4)
Joakim Tjernlundc61b25a2010-10-14 11:51:44 +02004375: bdnz 3b
wdenk359733b2003-03-31 17:27:09 +00004384:
439clear_bss:
440 /*
441 * Now clear BSS segment
442 */
wdenkbf2f8c92003-05-22 22:52:13 +0000443 lwz r3,GOT(__bss_start)
Simon Glassed70c8f2013-03-14 06:54:53 +0000444 lwz r4,GOT(__bss_end)
wdenk359733b2003-03-31 17:27:09 +0000445 cmplw 0, r3, r4
446 beq 6f
447
448 li r0, 0
4495:
450 stw r0, 0(r3)
451 addi r3, r3, 4
452 cmplw 0, r3, r4
453 bne 5b
4546:
455
456 mr r3, r9 /* Global Data pointer */
457 mr r4, r10 /* Destination Address */
458 bl board_init_r
459
wdenk359733b2003-03-31 17:27:09 +0000460 /*
461 * Copy exception vector code to low memory
462 *
463 * r3: dest_addr
464 * r7: source address, r8: end address, r9: target address
465 */
466 .globl trap_init
467trap_init:
Joakim Tjernlund3fbaa4d2010-01-19 14:41:56 +0100468 mflr r4 /* save link register */
469 GET_GOT
wdenk359733b2003-03-31 17:27:09 +0000470 lwz r7, GOT(_start)
471 lwz r8, GOT(_end_of_vectors)
472
wdenk4e112c12003-06-03 23:54:09 +0000473 li r9, 0x100 /* reset vector always at 0x100 */
wdenk359733b2003-03-31 17:27:09 +0000474
475 cmplw 0, r7, r8
476 bgelr /* return if r7>=r8 - just in case */
wdenk359733b2003-03-31 17:27:09 +00004771:
478 lwz r0, 0(r7)
479 stw r0, 0(r9)
480 addi r7, r7, 4
481 addi r9, r9, 4
482 cmplw 0, r7, r8
483 bne 1b
484
485 /*
486 * relocate `hdlr' and `int_return' entries
487 */
488 li r7, .L_MachineCheck - _start + EXC_OFF_SYS_RESET
489 li r8, Alignment - _start + EXC_OFF_SYS_RESET
4902:
491 bl trap_reloc
492 addi r7, r7, 0x100 /* next exception vector */
493 cmplw 0, r7, r8
494 blt 2b
495
496 li r7, .L_Alignment - _start + EXC_OFF_SYS_RESET
497 bl trap_reloc
498
499 li r7, .L_ProgramCheck - _start + EXC_OFF_SYS_RESET
500 bl trap_reloc
501
502 li r7, .L_FPUnavailable - _start + EXC_OFF_SYS_RESET
503 li r8, SystemCall - _start + EXC_OFF_SYS_RESET
5043:
505 bl trap_reloc
506 addi r7, r7, 0x100 /* next exception vector */
507 cmplw 0, r7, r8
508 blt 3b
509
510 li r7, .L_SingleStep - _start + EXC_OFF_SYS_RESET
511 li r8, _end_of_vectors - _start + EXC_OFF_SYS_RESET
5124:
513 bl trap_reloc
514 addi r7, r7, 0x100 /* next exception vector */
515 cmplw 0, r7, r8
516 blt 4b
517
518 mtlr r4 /* restore link register */
519 blr
520
wdenkbc01dd52004-01-02 16:05:07 +0000521#if defined(CONFIG_PATI)
522/* Program the PLL */
523pll_prog_code_start:
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200524 lis r4, (CONFIG_SYS_IMMR + 0x002fc384)@h
525 ori r4, r4, (CONFIG_SYS_IMMR + 0x002fc384)@l
wdenkbc01dd52004-01-02 16:05:07 +0000526 lis r3, (0x55ccaa33)@h
527 ori r3, r3, (0x55ccaa33)@l
528 stw r3, 0(r4)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200529 lis r4, (CONFIG_SYS_IMMR + 0x002fc284)@h
530 ori r4, r4, (CONFIG_SYS_IMMR + 0x002fc284)@l
531 lis r3, CONFIG_SYS_PLPRCR@h
532 ori r3, r3, CONFIG_SYS_PLPRCR@l
wdenkbc01dd52004-01-02 16:05:07 +0000533 stw r3, 0(r4)
534 addis r3,0,0x0
535 ori r3,r3,0xA000
536 mtctr r3
537..spinlp:
538 bdnz ..spinlp /* spin loop */
539 blr
540pll_prog_code_end:
541 nop
542 blr
543#endif