blob: bb2abf1a42278a4fdf9b646838062ea485cdb47e [file] [log] [blame]
Stefan Roese3e1f1b32005-08-01 16:49:12 +02001/*
Stefan Roesefc852602007-04-29 14:13:01 +02002 * (C) Copyright 2005-2007
Stefan Roese3e1f1b32005-08-01 16:49:12 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Stefan Roese3e1f1b32005-08-01 16:49:12 +02006 */
7
8/************************************************************************
9 * bamboo.h - configuration for BAMBOO board
10 ***********************************************************************/
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*-----------------------------------------------------------------------
15 * High Level Configuration Options
16 *----------------------------------------------------------------------*/
Stefan Roese363330b2005-08-04 17:09:16 +020017#define CONFIG_BAMBOO 1 /* Board is BAMBOO */
Stefan Roeseb30f2a12005-08-08 12:42:22 +020018#define CONFIG_440EP 1 /* Specific PPC440EP support */
Grzegorz Bernacki837bc5b2007-06-15 11:19:28 +020019#define CONFIG_440 1 /* ... PPC440 family */
Stefan Roese3e1f1b32005-08-01 16:49:12 +020020#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
21
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020022#ifndef CONFIG_SYS_TEXT_BASE
23#define CONFIG_SYS_TEXT_BASE 0xFFFA0000
24#endif
25
Stefan Roesed4c0b702008-06-06 15:55:03 +020026/*
27 * Include common defines/options for all AMCC eval boards
28 */
29#define CONFIG_HOSTNAME bamboo
30#include "amcc-common.h"
31
Tom Rinie3e4f7d2016-01-19 13:01:59 -050032/* Reclaim some space. */
33#undef CONFIG_SYS_LONGHELP
34
Stefan Roese797d8572005-08-11 17:56:56 +020035#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
36
37/*
38 * Please note that, if NAND support is enabled, the 2nd ethernet port
39 * can't be used because of pin multiplexing. So, if you want to use the
40 * 2nd ethernet port you have to "undef" the following define.
41 */
42#define CONFIG_BAMBOO_NAND 1 /* enable nand flash support */
43
Stefan Roese3e1f1b32005-08-01 16:49:12 +020044/*-----------------------------------------------------------------------
45 * Base addresses -- Note these are effective addresses where the
46 * actual resources get mapped (not physical addresses)
47 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020048#define CONFIG_SYS_FLASH_BASE 0xfff00000 /* start of FLASH */
49#define CONFIG_SYS_PCI_MEMBASE 0xa0000000 /* mapped pci memory*/
50#define CONFIG_SYS_PCI_MEMBASE1 CONFIG_SYS_PCI_MEMBASE + 0x10000000
51#define CONFIG_SYS_PCI_MEMBASE2 CONFIG_SYS_PCI_MEMBASE1 + 0x10000000
52#define CONFIG_SYS_PCI_MEMBASE3 CONFIG_SYS_PCI_MEMBASE2 + 0x10000000
Stefan Roese3e1f1b32005-08-01 16:49:12 +020053
54/*Don't change either of these*/
Stefan Roese3ddce572010-09-20 16:05:31 +020055#define CONFIG_SYS_PCI_BASE 0xe0000000 /* internal PCI regs*/
Stefan Roese3e1f1b32005-08-01 16:49:12 +020056/*Don't change either of these*/
57
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020058#define CONFIG_SYS_USB_DEVICE 0x50000000
59#define CONFIG_SYS_NVRAM_BASE_ADDR 0x80000000
60#define CONFIG_SYS_BOOT_BASE_ADDR 0xf0000000
61#define CONFIG_SYS_NAND_ADDR 0x90000000
62#define CONFIG_SYS_NAND2_ADDR 0x94000000
Stefan Roese3e1f1b32005-08-01 16:49:12 +020063
64/*-----------------------------------------------------------------------
65 * Initial RAM & stack pointer (placed in SDRAM)
66 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#define CONFIG_SYS_INIT_RAM_DCACHE 1 /* d-cache as init ram */
68#define CONFIG_SYS_INIT_RAM_ADDR 0x70000000 /* DCache */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020069#define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
Wolfgang Denk0191e472010-10-26 14:34:52 +020070#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020071#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Stefan Roese3e1f1b32005-08-01 16:49:12 +020072
Stefan Roese3e1f1b32005-08-01 16:49:12 +020073/*-----------------------------------------------------------------------
74 * Serial Port
75 *----------------------------------------------------------------------*/
Stefan Roese3ddce572010-09-20 16:05:31 +020076#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_EXT_SERIAL_CLOCK 11059200 /* use external 11.059MHz clk */
Stefan Roese3e1f1b32005-08-01 16:49:12 +020078
Stefan Roese3e1f1b32005-08-01 16:49:12 +020079/*-----------------------------------------------------------------------
80 * NVRAM/RTC
81 *
82 * NOTE: The RTC registers are located at 0x7FFF0 - 0x7FFFF
83 * The DS1558 code assumes this condition
84 *
85 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_NVRAM_SIZE (0x2000 - 0x10) /* NVRAM size(8k)- RTC regs */
Stefan Roese363330b2005-08-04 17:09:16 +020087#define CONFIG_RTC_DS1556 1 /* DS1556 RTC */
Stefan Roese3e1f1b32005-08-01 16:49:12 +020088
89/*-----------------------------------------------------------------------
Stefan Roese363330b2005-08-04 17:09:16 +020090 * Environment
91 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020092#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Stefan Roese363330b2005-08-04 17:09:16 +020093
94/*-----------------------------------------------------------------------
Stefan Roese3e1f1b32005-08-01 16:49:12 +020095 * FLASH related
96 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_MAX_FLASH_BANKS 3 /* number of banks */
98#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
Stefan Roese3e1f1b32005-08-01 16:49:12 +020099
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200100#undef CONFIG_SYS_FLASH_CHECKSUM
101#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
102#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200103
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_FLASH_ADDR0 0x555
105#define CONFIG_SYS_FLASH_ADDR1 0x2aa
106#define CONFIG_SYS_FLASH_WORD_SIZE unsigned char
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200107
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_FLASH_2ND_16BIT_DEV 1 /* bamboo has 8 and 16bit device */
109#define CONFIG_SYS_FLASH_2ND_ADDR 0x87800000 /* bamboo has 8 and 16bit device */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200110
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200111#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200112#define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200114#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
Stefan Roese363330b2005-08-04 17:09:16 +0200115
Stefan Roese363330b2005-08-04 17:09:16 +0200116/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200117#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
118#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200119#endif /* CONFIG_ENV_IS_IN_FLASH */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200120
121/*-----------------------------------------------------------------------
Stefan Roesefc852602007-04-29 14:13:01 +0200122 * NAND FLASH
Stefan Roese797d8572005-08-11 17:56:56 +0200123 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_MAX_NAND_DEVICE 2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
126#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_ADDR + 2 }
127#define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_NAND_CS 1
Stefan Roese42743512007-06-01 15:27:11 +0200129
Stefan Roese797d8572005-08-11 17:56:56 +0200130/*-----------------------------------------------------------------------
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200131 * DDR SDRAM
Stefan Roese363330b2005-08-04 17:09:16 +0200132 *----------------------------------------------------------------------------- */
133#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
Stefan Roesec45d1e32005-11-15 16:04:58 +0100134#undef CONFIG_DDR_ECC /* don't use ECC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#define CONFIG_SYS_SIMULATE_SPD_EEPROM 0xff /* simulate spd eeprom on this address */
136#define SPD_EEPROM_ADDRESS {CONFIG_SYS_SIMULATE_SPD_EEPROM, 0x50, 0x51}
137#define CONFIG_SYS_MBYTES_SDRAM (64) /* 64MB fixed size for early-sdram-init */
Eugene OBrienc59d1a02007-07-31 10:24:56 +0200138#define CONFIG_PROG_SDRAM_TLB
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200139
140/*-----------------------------------------------------------------------
141 * I2C
142 *----------------------------------------------------------------------*/
Dirk Eibach42b204f2013-04-25 02:40:01 +0000143#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200144
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
146#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
147#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
148#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200149
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200150#ifdef CONFIG_ENV_IS_IN_EEPROM
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200151#define CONFIG_ENV_SIZE 0x200 /* Size of Environment vars */
152#define CONFIG_ENV_OFFSET 0x0
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200153#endif /* CONFIG_ENV_IS_IN_EEPROM */
Stefan Roese363330b2005-08-04 17:09:16 +0200154
Stefan Roesed4c0b702008-06-06 15:55:03 +0200155/*
156 * Default environment variables
157 */
Stefan Roese363330b2005-08-04 17:09:16 +0200158#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roesed4c0b702008-06-06 15:55:03 +0200159 CONFIG_AMCC_DEF_ENV \
160 CONFIG_AMCC_DEF_ENV_POWERPC \
161 CONFIG_AMCC_DEF_ENV_PPC_OLD \
162 CONFIG_AMCC_DEF_ENV_NOR_UPD \
Stefan Roese363330b2005-08-04 17:09:16 +0200163 "kernel_addr=fff00000\0" \
164 "ramdisk_addr=fff10000\0" \
Stefan Roese363330b2005-08-04 17:09:16 +0200165 ""
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200166
Stefan Roesea98dfe62008-05-08 11:05:15 +0200167#define CONFIG_HAS_ETH0
Stefan Roese363330b2005-08-04 17:09:16 +0200168#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200169#define CONFIG_PHY1_ADDR 1
Stefan Roese797d8572005-08-11 17:56:56 +0200170
171#ifndef CONFIG_BAMBOO_NAND
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200172#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
Stefan Roese797d8572005-08-11 17:56:56 +0200173#endif /* CONFIG_BAMBOO_NAND */
174
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200175#ifdef CONFIG_440EP
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200176/* USB */
177#define CONFIG_USB_OHCI
178#define CONFIG_USB_STORAGE
179
180/*Comment this out to enable USB 1.1 device*/
181#define USB_2_0_DEVICE
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200182#endif /*CONFIG_440EP*/
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200183
Jon Loeliger8262ada2007-07-04 22:31:49 -0500184/*
Stefan Roesed4c0b702008-06-06 15:55:03 +0200185 * Commands additional to the ones defined in amcc-common.h
Jon Loeligere54e77a2007-07-10 09:29:01 -0500186 */
Jon Loeliger8262ada2007-07-04 22:31:49 -0500187#define CONFIG_CMD_DATE
Stefan Roesed4c0b702008-06-06 15:55:03 +0200188#define CONFIG_CMD_EXT2
189#define CONFIG_CMD_FAT
Jon Loeliger8262ada2007-07-04 22:31:49 -0500190#define CONFIG_CMD_PCI
Jon Loeliger8262ada2007-07-04 22:31:49 -0500191#define CONFIG_CMD_SDRAM
Jon Loeliger8262ada2007-07-04 22:31:49 -0500192#define CONFIG_CMD_SNTP
Stefan Roesed4c0b702008-06-06 15:55:03 +0200193#define CONFIG_CMD_USB
Jon Loeliger8262ada2007-07-04 22:31:49 -0500194
Stefan Roese797d8572005-08-11 17:56:56 +0200195#ifdef CONFIG_BAMBOO_NAND
Jon Loeliger8262ada2007-07-04 22:31:49 -0500196#define CONFIG_CMD_NAND
197#endif
Stefan Roese797d8572005-08-11 17:56:56 +0200198
Stefan Roese764784c2005-10-14 15:37:34 +0200199#define CONFIG_SUPPORT_VFAT
200
Stefan Roesed4c0b702008-06-06 15:55:03 +0200201/* Partitions */
202#define CONFIG_MAC_PARTITION
203#define CONFIG_DOS_PARTITION
204#define CONFIG_ISO_PARTITION
Stefan Roese529330e2006-07-27 16:14:05 +0200205
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200206/*-----------------------------------------------------------------------
207 * PCI stuff
208 *-----------------------------------------------------------------------
209 */
210/* General PCI */
Stefan Roese797d8572005-08-11 17:56:56 +0200211#define CONFIG_PCI /* include pci support */
Gabor Juhosb4458732013-05-30 07:06:12 +0000212#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Stefan Roese797d8572005-08-11 17:56:56 +0200213#undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
Stefan Roese363330b2005-08-04 17:09:16 +0200214#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE*/
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200216
217/* Board-specific PCI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_PCI_TARGET_INIT
219#define CONFIG_SYS_PCI_MASTER_INIT
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200220
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
222#define CONFIG_SYS_PCI_SUBSYS_ID 0xcafe /* Whatever */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200223
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200224#endif /* __CONFIG_H */