blob: 763d1c7a8b48632df13d9868ddf4c958362ca71e [file] [log] [blame]
Stefan Roese3e1f1b32005-08-01 16:49:12 +02001/*
Stefan Roesefc852602007-04-29 14:13:01 +02002 * (C) Copyright 2005-2007
Stefan Roese3e1f1b32005-08-01 16:49:12 +02003 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/************************************************************************
25 * bamboo.h - configuration for BAMBOO board
26 ***********************************************************************/
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/*-----------------------------------------------------------------------
31 * High Level Configuration Options
32 *----------------------------------------------------------------------*/
Stefan Roese363330b2005-08-04 17:09:16 +020033#define CONFIG_BAMBOO 1 /* Board is BAMBOO */
Stefan Roeseb30f2a12005-08-08 12:42:22 +020034#define CONFIG_440EP 1 /* Specific PPC440EP support */
Stefan Roese363330b2005-08-04 17:09:16 +020035#define CONFIG_4xx 1 /* ... PPC4xx family */
Stefan Roese3e1f1b32005-08-01 16:49:12 +020036#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
37
Stefan Roese797d8572005-08-11 17:56:56 +020038#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
39
40/*
41 * Please note that, if NAND support is enabled, the 2nd ethernet port
42 * can't be used because of pin multiplexing. So, if you want to use the
43 * 2nd ethernet port you have to "undef" the following define.
44 */
45#define CONFIG_BAMBOO_NAND 1 /* enable nand flash support */
46
Stefan Roese3e1f1b32005-08-01 16:49:12 +020047/*-----------------------------------------------------------------------
48 * Base addresses -- Note these are effective addresses where the
49 * actual resources get mapped (not physical addresses)
50 *----------------------------------------------------------------------*/
Stefan Roese529330e2006-07-27 16:14:05 +020051#define CFG_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Monitor */
Stefan Roese363330b2005-08-04 17:09:16 +020052#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
Stefan Roese42743512007-06-01 15:27:11 +020053#define CFG_MONITOR_BASE TEXT_BASE
Stefan Roese363330b2005-08-04 17:09:16 +020054#define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
55#define CFG_FLASH_BASE 0xfff00000 /* start of FLASH */
56#define CFG_PCI_MEMBASE 0xa0000000 /* mapped pci memory*/
57#define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
58#define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
59#define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
Stefan Roese3e1f1b32005-08-01 16:49:12 +020060
61/*Don't change either of these*/
Stefan Roese363330b2005-08-04 17:09:16 +020062#define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals*/
63#define CFG_PCI_BASE 0xe0000000 /* internal PCI regs*/
Stefan Roese3e1f1b32005-08-01 16:49:12 +020064/*Don't change either of these*/
65
Stefan Roese363330b2005-08-04 17:09:16 +020066#define CFG_USB_DEVICE 0x50000000
67#define CFG_NVRAM_BASE_ADDR 0x80000000
Stefan Roese797d8572005-08-11 17:56:56 +020068#define CFG_BOOT_BASE_ADDR 0xf0000000
69#define CFG_NAND_ADDR 0x90000000
70#define CFG_NAND2_ADDR 0x94000000
Stefan Roese3e1f1b32005-08-01 16:49:12 +020071
72/*-----------------------------------------------------------------------
73 * Initial RAM & stack pointer (placed in SDRAM)
74 *----------------------------------------------------------------------*/
Stefan Roese42fbddd2006-09-07 11:51:23 +020075#define CFG_INIT_RAM_DCACHE 1 /* d-cache as init ram */
Stefan Roese797d8572005-08-11 17:56:56 +020076#define CFG_INIT_RAM_ADDR 0x70000000 /* DCache */
Stefan Roese42f2a822005-11-27 19:36:26 +010077#define CFG_INIT_RAM_END (4 << 10)
Stefan Roese363330b2005-08-04 17:09:16 +020078#define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
Stefan Roese3e1f1b32005-08-01 16:49:12 +020079#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
80#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
81
Stefan Roese3e1f1b32005-08-01 16:49:12 +020082/*-----------------------------------------------------------------------
83 * Serial Port
84 *----------------------------------------------------------------------*/
85#define CFG_EXT_SERIAL_CLOCK 11059200 /* use external 11.059MHz clk */
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +020086#define CONFIG_BAUDRATE 115200
Stefan Roese363330b2005-08-04 17:09:16 +020087#define CONFIG_SERIAL_MULTI 1
88/* define this if you want console on UART1 */
Stefan Roese3e1f1b32005-08-01 16:49:12 +020089#undef CONFIG_UART1_CONSOLE
90
91#define CFG_BAUDRATE_TABLE \
92 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
93
94/*-----------------------------------------------------------------------
95 * NVRAM/RTC
96 *
97 * NOTE: The RTC registers are located at 0x7FFF0 - 0x7FFFF
98 * The DS1558 code assumes this condition
99 *
100 *----------------------------------------------------------------------*/
Stefan Roese797d8572005-08-11 17:56:56 +0200101#define CFG_NVRAM_SIZE (0x2000 - 0x10) /* NVRAM size(8k)- RTC regs */
Stefan Roese363330b2005-08-04 17:09:16 +0200102#define CONFIG_RTC_DS1556 1 /* DS1556 RTC */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200103
104/*-----------------------------------------------------------------------
Stefan Roese363330b2005-08-04 17:09:16 +0200105 * Environment
106 *----------------------------------------------------------------------*/
Stefan Roese42743512007-06-01 15:27:11 +0200107#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Stefan Roese363330b2005-08-04 17:09:16 +0200108#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
109#else
Stefan Roese42743512007-06-01 15:27:11 +0200110#define CFG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
111#define CFG_ENV_IS_EMBEDDED 1 /* use embedded environment */
Stefan Roese363330b2005-08-04 17:09:16 +0200112#endif
113
114/*-----------------------------------------------------------------------
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200115 * FLASH related
116 *----------------------------------------------------------------------*/
Stefan Roese363330b2005-08-04 17:09:16 +0200117#define CFG_MAX_FLASH_BANKS 3 /* number of banks */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200118#define CFG_MAX_FLASH_SECT 256 /* sectors per device */
119
120#undef CFG_FLASH_CHECKSUM
121#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
Stefan Roese363330b2005-08-04 17:09:16 +0200122#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200123
Stefan Roese363330b2005-08-04 17:09:16 +0200124#define CFG_FLASH_ADDR0 0x555
125#define CFG_FLASH_ADDR1 0x2aa
126#define CFG_FLASH_WORD_SIZE unsigned char
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200127
Stefan Roese797d8572005-08-11 17:56:56 +0200128#define CFG_FLASH_2ND_16BIT_DEV 1 /* bamboo has 8 and 16bit device */
129#define CFG_FLASH_2ND_ADDR 0x87800000 /* bamboo has 8 and 16bit device */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200130
Stefan Roese363330b2005-08-04 17:09:16 +0200131#ifdef CFG_ENV_IS_IN_FLASH
132#define CFG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
Stefan Roese42743512007-06-01 15:27:11 +0200133#define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE)
Stefan Roese797d8572005-08-11 17:56:56 +0200134#define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
Stefan Roese363330b2005-08-04 17:09:16 +0200135
Stefan Roese363330b2005-08-04 17:09:16 +0200136/* Address and size of Redundant Environment Sector */
137#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
138#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
Stefan Roese363330b2005-08-04 17:09:16 +0200139#endif /* CFG_ENV_IS_IN_FLASH */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200140
Stefan Roese42743512007-06-01 15:27:11 +0200141/*
142 * IPL (Initial Program Loader, integrated inside CPU)
143 * Will load first 4k from NAND (SPL) into cache and execute it from there.
144 *
145 * SPL (Secondary Program Loader)
146 * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
147 * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
148 * controller and the NAND controller so that the special U-Boot image can be
149 * loaded from NAND to SDRAM.
150 *
151 * NUB (NAND U-Boot)
152 * This NAND U-Boot (NUB) is a special U-Boot version which can be started
153 * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
154 *
155 * On 440EPx the SPL is copied to SDRAM before the NAND controller is
156 * set up. While still running from cache, I experienced problems accessing
157 * the NAND controller. sr - 2006-08-25
158 */
159#define CFG_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
160#define CFG_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
161#define CFG_NAND_BOOT_SPL_DST 0x00800000 /* Copy SPL here */
162#define CFG_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
163#define CFG_NAND_U_BOOT_START CFG_NAND_U_BOOT_DST /* Start NUB from this addr */
164#define CFG_NAND_BOOT_SPL_DELTA (CFG_NAND_BOOT_SPL_SRC - CFG_NAND_BOOT_SPL_DST)
165
166/*
167 * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
168 */
169#define CFG_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */
170#define CFG_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */
171
172/*
173 * Now the NAND chip has to be defined (no autodetection used!)
174 */
175#define CFG_NAND_PAGE_SIZE 512 /* NAND chip page size */
176#define CFG_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */
177#define CFG_NAND_PAGE_COUNT 32 /* NAND chip page count */
178#define CFG_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */
179#define CFG_NAND_4_ADDR_CYCLE 1 /* Fourth addr used (>32MB) */
180
181#define CFG_NAND_ECCSIZE 256
182#define CFG_NAND_ECCBYTES 3
183#define CFG_NAND_ECCSTEPS (CFG_NAND_PAGE_SIZE / CFG_NAND_ECCSIZE)
184#define CFG_NAND_OOBSIZE 16
185#define CFG_NAND_ECCTOTAL (CFG_NAND_ECCBYTES * CFG_NAND_ECCSTEPS)
186#define CFG_NAND_ECCPOS {0, 1, 2, 3, 6, 7}
187
188#ifdef CFG_ENV_IS_IN_NAND
189/*
190 * For NAND booting the environment is embedded in the U-Boot image. Please take
191 * look at the file board/amcc/sequoia/u-boot-nand.lds for details.
192 */
193#define CFG_ENV_SIZE CFG_NAND_BLOCK_SIZE
194#define CFG_ENV_OFFSET (CFG_NAND_U_BOOT_OFFS + CFG_ENV_SIZE)
195#define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET + CFG_ENV_SIZE)
196#endif
197
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200198/*-----------------------------------------------------------------------
Stefan Roesefc852602007-04-29 14:13:01 +0200199 * NAND FLASH
Stefan Roese797d8572005-08-11 17:56:56 +0200200 *----------------------------------------------------------------------*/
Stefan Roese42743512007-06-01 15:27:11 +0200201#define CFG_MAX_NAND_DEVICE 2
202#define NAND_MAX_CHIPS CFG_MAX_NAND_DEVICE
Stefan Roesefc852602007-04-29 14:13:01 +0200203#define CFG_NAND_BASE (CFG_NAND_ADDR + CFG_NAND_CS)
Stefan Roese42743512007-06-01 15:27:11 +0200204#define CFG_NAND_BASE_LIST { CFG_NAND_BASE, CFG_NAND_ADDR + 2 }
Stefan Roesefc852602007-04-29 14:13:01 +0200205#define CFG_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
Stefan Roese797d8572005-08-11 17:56:56 +0200206
Stefan Roese42743512007-06-01 15:27:11 +0200207#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
208#define CFG_NAND_CS 1
209#else
210#define CFG_NAND_CS 0 /* NAND chip connected to CSx */
211/* Memory Bank 0 (NAND-FLASH) initialization */
212#define CFG_EBC_PB0AP 0x018003c0
213#define CFG_EBC_PB0CR (CFG_NAND_ADDR | 0x1c000)
214#endif
215
Stefan Roese797d8572005-08-11 17:56:56 +0200216/*-----------------------------------------------------------------------
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200217 * DDR SDRAM
Stefan Roese363330b2005-08-04 17:09:16 +0200218 *----------------------------------------------------------------------------- */
219#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for setup */
Stefan Roesec45d1e32005-11-15 16:04:58 +0100220#undef CONFIG_DDR_ECC /* don't use ECC */
221#define CFG_SIMULATE_SPD_EEPROM 0xff /* simulate spd eeprom on this address */
Stefan Roese42743512007-06-01 15:27:11 +0200222#define SPD_EEPROM_ADDRESS {CFG_SIMULATE_SPD_EEPROM, 0x50, 0x51}
223#define CFG_MBYTES_SDRAM (64) /* 64MB fixed size for early-sdram-init */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200224
225/*-----------------------------------------------------------------------
226 * I2C
227 *----------------------------------------------------------------------*/
228#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
229#undef CONFIG_SOFT_I2C /* I2C bit-banged */
230#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
231#define CFG_I2C_SLAVE 0x7F
232
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200233#define CFG_I2C_MULTI_EEPROMS
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200234#define CFG_I2C_EEPROM_ADDR (0xa8>>1)
235#define CFG_I2C_EEPROM_ADDR_LEN 1
236#define CFG_EEPROM_PAGE_WRITE_ENABLE
237#define CFG_EEPROM_PAGE_WRITE_BITS 3
238#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
239
Stefan Roese363330b2005-08-04 17:09:16 +0200240#ifdef CFG_ENV_IS_IN_EEPROM
241#define CFG_ENV_SIZE 0x200 /* Size of Environment vars */
242#define CFG_ENV_OFFSET 0x0
243#endif /* CFG_ENV_IS_IN_EEPROM */
244
245#define CONFIG_PREBOOT "echo;" \
246 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
247 "echo"
248
249#undef CONFIG_BOOTARGS
250
251#define CONFIG_EXTRA_ENV_SETTINGS \
252 "netdev=eth0\0" \
253 "hostname=bamboo\0" \
254 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100255 "nfsroot=${serverip}:${rootpath}\0" \
Stefan Roese363330b2005-08-04 17:09:16 +0200256 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100257 "addip=setenv bootargs ${bootargs} " \
258 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
259 ":${hostname}:${netdev}:off panic=1\0" \
260 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
Stefan Roese363330b2005-08-04 17:09:16 +0200261 "flash_nfs=run nfsargs addip addtty;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100262 "bootm ${kernel_addr}\0" \
Stefan Roese363330b2005-08-04 17:09:16 +0200263 "flash_self=run ramargs addip addtty;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100264 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
265 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
Stefan Roese363330b2005-08-04 17:09:16 +0200266 "bootm\0" \
267 "rootpath=/opt/eldk/ppc_4xx\0" \
268 "bootfile=/tftpboot/bamboo/uImage\0" \
269 "kernel_addr=fff00000\0" \
270 "ramdisk_addr=fff10000\0" \
Stefan Roesea05e1992007-02-07 16:51:08 +0100271 "initrd_high=30000000\0" \
Stefan Roese363330b2005-08-04 17:09:16 +0200272 "load=tftp 100000 /tftpboot/bamboo/u-boot.bin\0" \
Stefan Roese529330e2006-07-27 16:14:05 +0200273 "update=protect off fffa0000 ffffffff;era fffa0000 ffffffff;" \
274 "cp.b 100000 fffa0000 60000;" \
Stefan Roese363330b2005-08-04 17:09:16 +0200275 "setenv filesize;saveenv\0" \
276 "upd=run load;run update\0" \
277 ""
278#define CONFIG_BOOTCOMMAND "run flash_self"
279
280#if 0
281#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
282#else
283#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
284#endif
285
286#define CONFIG_BAUDRATE 115200
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200287
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +0200288#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200289#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
290
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +0200291#define CONFIG_MII 1 /* MII PHY management */
Stefan Roese363330b2005-08-04 17:09:16 +0200292#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200293#define CONFIG_PHY1_ADDR 1
Stefan Roese797d8572005-08-11 17:56:56 +0200294
295#ifndef CONFIG_BAMBOO_NAND
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200296#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
Stefan Roese797d8572005-08-11 17:56:56 +0200297#endif /* CONFIG_BAMBOO_NAND */
298
Stefan Roese363330b2005-08-04 17:09:16 +0200299#define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200300
Stefan Roese7f98aec2005-10-20 16:34:28 +0200301#define CONFIG_NETCONSOLE /* include NetConsole support */
302#define CONFIG_NET_MULTI 1 /* required for netconsole */
303
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200304/* Partitions */
305#define CONFIG_MAC_PARTITION
306#define CONFIG_DOS_PARTITION
307#define CONFIG_ISO_PARTITION
308
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200309#ifdef CONFIG_440EP
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200310/* USB */
311#define CONFIG_USB_OHCI
312#define CONFIG_USB_STORAGE
313
314/*Comment this out to enable USB 1.1 device*/
315#define USB_2_0_DEVICE
Stefan Roeseb30f2a12005-08-08 12:42:22 +0200316#endif /*CONFIG_440EP*/
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200317
Stefan Roese797d8572005-08-11 17:56:56 +0200318#ifdef CONFIG_BAMBOO_NAND
319#define _CFG_CMD_NAND CFG_CMD_NAND
320#else
321#define _CFG_CMD_NAND 0
322#endif /* CONFIG_BAMBOO_NAND */
323
Stefan Roese363330b2005-08-04 17:09:16 +0200324#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
325 CFG_CMD_ASKENV | \
326 CFG_CMD_DATE | \
327 CFG_CMD_DHCP | \
328 CFG_CMD_DIAG | \
329 CFG_CMD_ELF | \
Stefan Roeseb0ff2142006-08-07 14:33:32 +0200330 CFG_CMD_EEPROM | \
Stefan Roese363330b2005-08-04 17:09:16 +0200331 CFG_CMD_I2C | \
332 CFG_CMD_IRQ | \
333 CFG_CMD_MII | \
334 CFG_CMD_NET | \
335 CFG_CMD_NFS | \
336 CFG_CMD_PCI | \
337 CFG_CMD_PING | \
338 CFG_CMD_REGINFO | \
339 CFG_CMD_SDRAM | \
340 CFG_CMD_USB | \
Stefan Roese764784c2005-10-14 15:37:34 +0200341 CFG_CMD_FAT | \
342 CFG_CMD_EXT2 | \
Stefan Roese797d8572005-08-11 17:56:56 +0200343 _CFG_CMD_NAND | \
Stefan Roese363330b2005-08-04 17:09:16 +0200344 CFG_CMD_SNTP )
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200345
Stefan Roese764784c2005-10-14 15:37:34 +0200346#define CONFIG_SUPPORT_VFAT
347
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200348/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
349#include <cmd_confdefs.h>
350
351/*
352 * Miscellaneous configurable options
353 */
354#define CFG_LONGHELP /* undef to save memory */
Stefan Roese797d8572005-08-11 17:56:56 +0200355#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200356#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
Stefan Roese797d8572005-08-11 17:56:56 +0200357#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200358#else
Stefan Roese797d8572005-08-11 17:56:56 +0200359#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200360#endif
Stefan Roese797d8572005-08-11 17:56:56 +0200361#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
362#define CFG_MAXARGS 16 /* max number of command args */
363#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200364
Stefan Roese797d8572005-08-11 17:56:56 +0200365#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
366#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200367
368#define CFG_LOAD_ADDR 0x100000 /* default load address */
Stefan Roese797d8572005-08-11 17:56:56 +0200369#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
370#define CONFIG_LYNXKDI 1 /* support kdi files */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200371
Stefan Roese797d8572005-08-11 17:56:56 +0200372#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200373
Stefan Roeseb0ff2142006-08-07 14:33:32 +0200374#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
375#define CONFIG_LOOPW 1 /* enable loopw command */
376#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
377#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
378#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
Stefan Roese529330e2006-07-27 16:14:05 +0200379
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200380/*-----------------------------------------------------------------------
381 * PCI stuff
382 *-----------------------------------------------------------------------
383 */
384/* General PCI */
Stefan Roese797d8572005-08-11 17:56:56 +0200385#define CONFIG_PCI /* include pci support */
386#undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
Stefan Roese363330b2005-08-04 17:09:16 +0200387#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Stefan Roese797d8572005-08-11 17:56:56 +0200388#define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200389
390/* Board-specific PCI */
Stefan Roese363330b2005-08-04 17:09:16 +0200391#define CFG_PCI_PRE_INIT /* enable board pci_pre_init() */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200392#define CFG_PCI_TARGET_INIT
393#define CFG_PCI_MASTER_INIT
394
Stefan Roese797d8572005-08-11 17:56:56 +0200395#define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
396#define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200397
398/*
399 * For booting Linux, the board info and command line data
400 * have to be in the first 8 MB of memory, since this is
401 * the maximum mapped by the Linux kernel during initialization.
402 */
403#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Stefan Roese363330b2005-08-04 17:09:16 +0200404
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200405/*-----------------------------------------------------------------------
406 * Cache Configuration
407 */
Wolfgang Denk0ee70772005-09-23 11:05:55 +0200408#define CFG_DCACHE_SIZE (32<<10) /* For AMCC 440 CPUs */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200409#define CFG_CACHELINE_SIZE 32 /* ... */
410#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
411#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
412#endif
413
414/*
415 * Internal Definitions
416 *
417 * Boot Flags
418 */
419#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
420#define BOOTFLAG_WARM 0x02 /* Software reboot */
421
422#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
423#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
424#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
425#endif
426#endif /* __CONFIG_H */