blob: e13f4d83e69c2c67e1eb04d50755362d6e90734c [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hu0e58b512015-10-26 19:47:50 +08002/*
Priyanka Jainef76b2e2018-10-29 09:17:09 +00003 * Copyright 2016-2018 NXP
Mingkai Hu0e58b512015-10-26 19:47:50 +08004 * Copyright 2015, Freescale Semiconductor
Mingkai Hu0e58b512015-10-26 19:47:50 +08005 */
6
7#ifndef _ASM_ARMV8_FSL_LAYERSCAPE_CONFIG_H_
8#define _ASM_ARMV8_FSL_LAYERSCAPE_CONFIG_H_
9
York Sunbad49842016-09-26 08:09:24 -070010#include <linux/kconfig.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080011#include <fsl_ddrc_version.h>
12
Simon Glass4dcacfc2020-05-10 11:40:13 -060013#ifndef __ASSEMBLY__
14#include <linux/bitops.h>
15#endif
16
Shaohui Xie6759cc22016-09-07 17:56:09 +080017#define CONFIG_STANDALONE_LOAD_ADDR 0x80300000
18
York Sun0804d562015-12-04 11:57:08 -080019/*
20 * Reserve secure memory
21 * To be aligned with MMU block size
22 */
Sumit Garg251c44b2017-09-01 13:55:00 +053023#define CONFIG_SYS_MEM_RESERVE_SECURE (66 * 1024 * 1024) /* 66MB */
York Sunf2aaf842017-05-15 08:52:00 -070024#define SPL_TLB_SETBACK 0x1000000 /* 16MB under effective memory top */
York Sun0804d562015-12-04 11:57:08 -080025
York Sun4ce6fbf2017-03-27 11:41:01 -070026#ifdef CONFIG_ARCH_LS2080A
Mingkai Hu0e58b512015-10-26 19:47:50 +080027#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 4, 4 }
28#define SRDS_MAX_LANES 8
Mingkai Hu0e58b512015-10-26 19:47:50 +080029#define CONFIG_SYS_PAGE_SIZE 0x10000
Mingkai Hu0e58b512015-10-26 19:47:50 +080030#ifndef L1_CACHE_BYTES
31#define L1_CACHE_SHIFT 6
32#define L1_CACHE_BYTES BIT(L1_CACHE_SHIFT)
33#endif
34
Hou Zhiqiang3a109ef2016-12-16 17:15:45 +080035#define CONFIG_SYS_FSL_OCRAM_BASE 0x18000000 /* initial RAM */
36#define SYS_FSL_OCRAM_SPACE_SIZE 0x00200000 /* 2M space */
37#define CONFIG_SYS_FSL_OCRAM_SIZE 0x00020000 /* Real size 128K */
Mingkai Hu0e58b512015-10-26 19:47:50 +080038
39/* DDR */
York Sun4de24ef2017-03-06 09:02:28 -080040#define CONFIG_SYS_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
41#define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_DDR_BLOCK1_SIZE
Mingkai Hu0e58b512015-10-26 19:47:50 +080042
43#define CONFIG_SYS_FSL_CCSR_GUR_LE
44#define CONFIG_SYS_FSL_CCSR_SCFG_LE
45#define CONFIG_SYS_FSL_ESDHC_LE
46#define CONFIG_SYS_FSL_IFC_LE
Mingkai Hu19218992015-11-11 17:58:34 +080047#define CONFIG_SYS_FSL_PEX_LUT_LE
Mingkai Hu0e58b512015-10-26 19:47:50 +080048
49#define CONFIG_SYS_MEMAC_LITTLE_ENDIAN
50
51/* Generic Interrupt Controller Definitions */
52#define GICD_BASE 0x06000000
53#define GICR_BASE 0x06100000
54
55/* SMMU Defintions */
56#define SMMU_BASE 0x05000000 /* GR0 Base */
57
Saksham Jain62888be2016-03-23 16:24:32 +053058/* SFP */
59#define CONFIG_SYS_FSL_SFP_VER_3_4
60#define CONFIG_SYS_FSL_SFP_LE
Saksham Jain6ae7f582016-03-23 16:24:33 +053061#define CONFIG_SYS_FSL_SRK_LE
62
Saksham Jain6ae7f582016-03-23 16:24:33 +053063/* Security Monitor */
64#define CONFIG_SYS_FSL_SEC_MON_LE
65
Saksham Jain6121f082016-03-23 16:24:34 +053066/* Secure Boot */
67#define CONFIG_ESBC_HDR_LS
Saksham Jain62888be2016-03-23 16:24:32 +053068
Saksham Jain7b0b2502016-03-23 16:24:39 +053069/* DCFG - GUR */
70#define CONFIG_SYS_FSL_CCSR_GUR_LE
71
Mingkai Hu0e58b512015-10-26 19:47:50 +080072/* Cache Coherent Interconnect */
73#define CCI_MN_BASE 0x04000000
74#define CCI_MN_RNF_NODEID_LIST 0x180
75#define CCI_MN_DVM_DOMAIN_CTL 0x200
76#define CCI_MN_DVM_DOMAIN_CTL_SET 0x210
77
York Sund957a672015-11-04 09:53:10 -080078#define CCI_HN_F_0_BASE (CCI_MN_BASE + 0x200000)
79#define CCI_HN_F_1_BASE (CCI_MN_BASE + 0x210000)
80#define CCN_HN_F_SAM_CTL 0x8 /* offset on base HN_F base */
81#define CCN_HN_F_SAM_NODEID_MASK 0x7f
82#define CCN_HN_F_SAM_NODEID_DDR0 0x4
83#define CCN_HN_F_SAM_NODEID_DDR1 0xe
84
Mingkai Hu0e58b512015-10-26 19:47:50 +080085#define CCI_RN_I_0_BASE (CCI_MN_BASE + 0x800000)
86#define CCI_RN_I_2_BASE (CCI_MN_BASE + 0x820000)
87#define CCI_RN_I_6_BASE (CCI_MN_BASE + 0x860000)
88#define CCI_RN_I_12_BASE (CCI_MN_BASE + 0x8C0000)
89#define CCI_RN_I_16_BASE (CCI_MN_BASE + 0x900000)
90#define CCI_RN_I_20_BASE (CCI_MN_BASE + 0x940000)
91
92#define CCI_S0_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x10)
93#define CCI_S1_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x110)
94#define CCI_S2_QOS_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x210)
95
Prabhakar Kushwahaedbbd252016-01-25 12:08:45 +053096#define CCI_AUX_CONTROL_BASE(x) ((CCI_RN_I_0_BASE + (x * 0x10000)) + 0x0500)
97
Mingkai Hu0e58b512015-10-26 19:47:50 +080098/* TZ Protection Controller Definitions */
99#define TZPC_BASE 0x02200000
100#define TZPCR0SIZE_BASE (TZPC_BASE)
101#define TZPCDECPROT_0_STAT_BASE (TZPC_BASE + 0x800)
102#define TZPCDECPROT_0_SET_BASE (TZPC_BASE + 0x804)
103#define TZPCDECPROT_0_CLR_BASE (TZPC_BASE + 0x808)
104#define TZPCDECPROT_1_STAT_BASE (TZPC_BASE + 0x80C)
105#define TZPCDECPROT_1_SET_BASE (TZPC_BASE + 0x810)
106#define TZPCDECPROT_1_CLR_BASE (TZPC_BASE + 0x814)
107#define TZPCDECPROT_2_STAT_BASE (TZPC_BASE + 0x818)
108#define TZPCDECPROT_2_SET_BASE (TZPC_BASE + 0x81C)
109#define TZPCDECPROT_2_CLR_BASE (TZPC_BASE + 0x820)
110
Prabhakar Kushwaha22cfe962015-11-05 12:00:14 +0530111#define DCSR_CGACRE5 0x700070914ULL
112#define EPU_EPCMPR5 0x700060914ULL
113#define EPU_EPCCR5 0x700060814ULL
114#define EPU_EPSMCR5 0x700060228ULL
115#define EPU_EPECR5 0x700060314ULL
116#define EPU_EPCTR5 0x700060a14ULL
117#define EPU_EPGCR 0x700060000ULL
118
Mingkai Hu0e58b512015-10-26 19:47:50 +0800119#define CONFIG_SYS_FSL_ERRATUM_A008751
Shengzhou Liubdda96c2015-12-16 16:45:41 +0800120
Alex Porosanub4848d02016-04-29 15:17:59 +0300121#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
Ashish Kumarb25faa22017-08-31 16:12:53 +0530122
123#elif defined(CONFIG_ARCH_LS1088A)
124#define CONFIG_SYS_FSL_NUM_CC_PLLS 3
125#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1 }
126#define CONFIG_GICV3
Ashish Kumarb25faa22017-08-31 16:12:53 +0530127#define CONFIG_SYS_PAGE_SIZE 0x10000
128
129#define SRDS_MAX_LANES 4
Alex Marginean47568ce2020-01-11 01:05:40 +0200130#define SRDS_BITS_PER_LANE 4
Ashish Kumarb25faa22017-08-31 16:12:53 +0530131
132/* TZ Protection Controller Definitions */
133#define TZPC_BASE 0x02200000
134#define TZPCR0SIZE_BASE (TZPC_BASE)
135#define TZPCDECPROT_0_STAT_BASE (TZPC_BASE + 0x800)
136#define TZPCDECPROT_0_SET_BASE (TZPC_BASE + 0x804)
137#define TZPCDECPROT_0_CLR_BASE (TZPC_BASE + 0x808)
138#define TZPCDECPROT_1_STAT_BASE (TZPC_BASE + 0x80C)
139#define TZPCDECPROT_1_SET_BASE (TZPC_BASE + 0x810)
140#define TZPCDECPROT_1_CLR_BASE (TZPC_BASE + 0x814)
141#define TZPCDECPROT_2_STAT_BASE (TZPC_BASE + 0x818)
142#define TZPCDECPROT_2_SET_BASE (TZPC_BASE + 0x81C)
143#define TZPCDECPROT_2_CLR_BASE (TZPC_BASE + 0x820)
144
145/* Generic Interrupt Controller Definitions */
146#define GICD_BASE 0x06000000
147#define GICR_BASE 0x06100000
148
149/* SMMU Defintions */
150#define SMMU_BASE 0x05000000 /* GR0 Base */
151
152/* DDR */
153#define CONFIG_SYS_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
154#define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_DDR_BLOCK1_SIZE
155
156#define CONFIG_SYS_FSL_CCSR_GUR_LE
157#define CONFIG_SYS_FSL_CCSR_SCFG_LE
158#define CONFIG_SYS_FSL_ESDHC_LE
159#define CONFIG_SYS_FSL_IFC_LE
160#define CONFIG_SYS_FSL_PEX_LUT_LE
161
162#define CONFIG_SYS_MEMAC_LITTLE_ENDIAN
163
164/* SFP */
165#define CONFIG_SYS_FSL_SFP_VER_3_4
166#define CONFIG_SYS_FSL_SFP_LE
167#define CONFIG_SYS_FSL_SRK_LE
168
169/* Security Monitor */
170#define CONFIG_SYS_FSL_SEC_MON_LE
171
172/* Secure Boot */
173#define CONFIG_ESBC_HDR_LS
174
175/* DCFG - GUR */
176#define CONFIG_SYS_FSL_CCSR_GUR_LE
177#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
178#define CONFIG_SYS_FSL_OCRAM_BASE 0x18000000 /* initial RAM */
179#define SYS_FSL_OCRAM_SPACE_SIZE 0x00200000 /* 2M space */
180#define CONFIG_SYS_FSL_OCRAM_SIZE 0x00020000 /* Real size 128K */
181
Priyanka Jainef76b2e2018-10-29 09:17:09 +0000182/* LX2160A Soc Support */
183#elif defined(CONFIG_ARCH_LX2160A)
184#define TZPC_BASE 0x02200000
185#define TZPCDECPROT_0_SET_BASE (TZPC_BASE + 0x804)
Chuanhua Hand24d2d92019-07-10 21:00:22 +0800186#if !defined(CONFIG_DM_I2C)
Priyanka Jainef76b2e2018-10-29 09:17:09 +0000187#define CONFIG_SYS_I2C
188#define CONFIG_SYS_I2C_EARLY_INIT
Chuanhua Hand24d2d92019-07-10 21:00:22 +0800189#endif
Priyanka Jainef76b2e2018-10-29 09:17:09 +0000190#define SRDS_MAX_LANES 8
191#ifndef L1_CACHE_BYTES
192#define L1_CACHE_SHIFT 6
193#define L1_CACHE_BYTES BIT(L1_CACHE_SHIFT)
194#endif
195#define CONFIG_SYS_FSL_CORES_PER_CLUSTER 2
196#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 1, 1, 4, 4, 4, 4 }
197#define CONFIG_SYS_FSL_NUM_CC_PLLS 4
198
199#define CONFIG_SYS_PAGE_SIZE 0x10000
200
201#define CONFIG_SYS_FSL_OCRAM_BASE 0x18000000 /* initial RAM */
202#define SYS_FSL_OCRAM_SPACE_SIZE 0x00200000 /* 2M space */
203#define CONFIG_SYS_FSL_OCRAM_SIZE 0x00040000 /* Real size 256K */
204
205/* DDR */
206#define CONFIG_SYS_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
207#define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_DDR_BLOCK1_SIZE
208
209#define CONFIG_SYS_FSL_CCSR_GUR_LE
210#define CONFIG_SYS_FSL_CCSR_SCFG_LE
211#define CONFIG_SYS_FSL_ESDHC_LE
212#define CONFIG_SYS_FSL_PEX_LUT_LE
213
214#define CONFIG_SYS_MEMAC_LITTLE_ENDIAN
215
216/* Generic Interrupt Controller Definitions */
217#define GICD_BASE 0x06000000
218#define GICR_BASE 0x06200000
219
220/* SMMU Definitions */
221#define SMMU_BASE 0x05000000 /* GR0 Base */
222
223/* SFP */
224#define CONFIG_SYS_FSL_SFP_VER_3_4
225#define CONFIG_SYS_FSL_SFP_LE
226#define CONFIG_SYS_FSL_SRK_LE
227
228/* Security Monitor */
229#define CONFIG_SYS_FSL_SEC_MON_LE
230
231/* Secure Boot */
232#define CONFIG_ESBC_HDR_LS
233
234/* DCFG - GUR */
235#define CONFIG_SYS_FSL_CCSR_GUR_LE
236
237#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
238
Yuantian Tang4aefa162019-04-10 16:43:33 +0800239#elif defined(CONFIG_ARCH_LS1028A)
240#define CONFIG_SYS_FSL_NUM_CC_PLLS 3
241#define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1 }
242#define CONFIG_GICV3
243#define CONFIG_FSL_TZPC_BP147
244#define CONFIG_FSL_TZASC_400
245
246/* TZ Protection Controller Definitions */
247#define TZPC_BASE 0x02200000
248#define TZPCR0SIZE_BASE (TZPC_BASE)
249#define TZPCDECPROT_0_STAT_BASE (TZPC_BASE + 0x800)
250#define TZPCDECPROT_0_SET_BASE (TZPC_BASE + 0x804)
251#define TZPCDECPROT_0_CLR_BASE (TZPC_BASE + 0x808)
252#define TZPCDECPROT_1_STAT_BASE (TZPC_BASE + 0x80C)
253#define TZPCDECPROT_1_SET_BASE (TZPC_BASE + 0x810)
254#define TZPCDECPROT_1_CLR_BASE (TZPC_BASE + 0x814)
255#define TZPCDECPROT_2_STAT_BASE (TZPC_BASE + 0x818)
256#define TZPCDECPROT_2_SET_BASE (TZPC_BASE + 0x81C)
257#define TZPCDECPROT_2_CLR_BASE (TZPC_BASE + 0x820)
258
259#define SRDS_MAX_LANES 4
Alex Marginean47568ce2020-01-11 01:05:40 +0200260#define SRDS_BITS_PER_LANE 4
Yuantian Tang4aefa162019-04-10 16:43:33 +0800261
262#define CONFIG_SYS_FSL_OCRAM_BASE 0x18000000 /* initial RAM */
263#define SYS_FSL_OCRAM_SPACE_SIZE 0x00200000 /* 2M */
264#define CONFIG_SYS_FSL_OCRAM_SIZE 0x00040000 /* Real size 256K */
265
266/* Generic Interrupt Controller Definitions */
267#define GICD_BASE 0x06000000
268#define GICR_BASE 0x06040000
269
270/* SMMU Definitions */
271#define SMMU_BASE 0x05000000 /* GR0 Base */
272
273/* DDR */
274#define CONFIG_SYS_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
275#define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_DDR_BLOCK1_SIZE
276
277#define CONFIG_SYS_FSL_CCSR_GUR_LE
278#define CONFIG_SYS_FSL_CCSR_SCFG_LE
279#define CONFIG_SYS_FSL_ESDHC_LE
280#define CONFIG_SYS_FSL_PEX_LUT_LE
281
282#define CONFIG_SYS_MEMAC_LITTLE_ENDIAN
283
284/* SFP */
285#define CONFIG_SYS_FSL_SFP_VER_3_4
286#define CONFIG_SYS_FSL_SFP_LE
287#define CONFIG_SYS_FSL_SRK_LE
288
289/* SEC */
290#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
291
292/* Security Monitor */
293#define CONFIG_SYS_FSL_SEC_MON_LE
294
295/* Secure Boot */
296#define CONFIG_ESBC_HDR_LS
297
298/* DCFG - GUR */
299#define CONFIG_SYS_FSL_CCSR_GUR_LE
300
Qianyu Gong8aec7192016-07-05 16:01:53 +0800301#elif defined(CONFIG_FSL_LSCH2)
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800302#define CONFIG_SYS_FSL_OCRAM_BASE 0x10000000 /* initial RAM */
Hou Zhiqiang3a109ef2016-12-16 17:15:45 +0800303#define SYS_FSL_OCRAM_SPACE_SIZE 0x00200000 /* 2M space */
304#define CONFIG_SYS_FSL_OCRAM_SIZE 0x00020000 /* Real size 128K */
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800305
Hou Zhiqiangc4797802016-12-16 17:15:46 +0800306#define DCSR_DCFG_SBEESR2 0x20140534
307#define DCSR_DCFG_MBEESR2 0x20140544
308
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800309#define CONFIG_SYS_FSL_CCSR_SCFG_BE
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800310#define CONFIG_SYS_FSL_ESDHC_BE
311#define CONFIG_SYS_FSL_WDOG_BE
312#define CONFIG_SYS_FSL_DSPI_BE
Qianyu Gong8aec7192016-07-05 16:01:53 +0800313#define CONFIG_SYS_FSL_CCSR_GUR_BE
Mingkai Hu19218992015-11-11 17:58:34 +0800314#define CONFIG_SYS_FSL_PEX_LUT_BE
Qianyu Gong8aec7192016-07-05 16:01:53 +0800315
Qianyu Gong8aec7192016-07-05 16:01:53 +0800316/* SoC related */
York Sun342cf062017-03-27 11:41:02 -0700317#ifdef CONFIG_ARCH_LS1043A
Qianyu Gong8aec7192016-07-05 16:01:53 +0800318#define CONFIG_SYS_FMAN_V3
Laurentiu Tudor2ace3672018-08-27 17:33:58 +0300319#define CONFIG_SYS_FSL_QMAN_V3
Qianyu Gong8aec7192016-07-05 16:01:53 +0800320#define CONFIG_SYS_NUM_FMAN 1
321#define CONFIG_SYS_NUM_FM1_DTSEC 7
322#define CONFIG_SYS_NUM_FM1_10GEC 1
Qianyu Gong8aec7192016-07-05 16:01:53 +0800323#define CONFIG_SYS_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
324#define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_DDR_BLOCK1_SIZE
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800325
326#define QE_MURAM_SIZE 0x6000UL
327#define MAX_QE_RISC 1
328#define QE_NUM_OF_SNUM 28
329
Qianyu Gong8aec7192016-07-05 16:01:53 +0800330#define CONFIG_SYS_FSL_IFC_BE
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800331#define CONFIG_SYS_FSL_SFP_VER_3_2
Aneesh Bansalb3e98202015-12-08 13:54:29 +0530332#define CONFIG_SYS_FSL_SEC_MON_BE
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800333#define CONFIG_SYS_FSL_SFP_BE
334#define CONFIG_SYS_FSL_SRK_LE
335#define CONFIG_KEY_REVOCATION
336
337/* SMMU Defintions */
338#define SMMU_BASE 0x09000000
339
340/* Generic Interrupt Controller Definitions */
341#define GICD_BASE 0x01401000
342#define GICC_BASE 0x01402000
Wenbin Songa8f57a92017-01-17 18:31:15 +0800343#define GICH_BASE 0x01404000
344#define GICV_BASE 0x01406000
345#define GICD_SIZE 0x1000
346#define GICC_SIZE 0x2000
347#define GICH_SIZE 0x2000
348#define GICV_SIZE 0x2000
349#ifdef CONFIG_HAS_FEATURE_GIC64K_ALIGN
350#define GICD_BASE_64K 0x01410000
351#define GICC_BASE_64K 0x01420000
352#define GICH_BASE_64K 0x01440000
353#define GICV_BASE_64K 0x01460000
354#define GICD_SIZE_64K 0x10000
355#define GICC_SIZE_64K 0x20000
356#define GICH_SIZE_64K 0x20000
357#define GICV_SIZE_64K 0x20000
358#endif
359
360#define DCFG_CCSR_SVR 0x1ee00a4
361#define REV1_0 0x10
362#define REV1_1 0x11
363#define GIC_ADDR_BIT 31
364#define SCFG_GIC400_ALIGN 0x1570188
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800365
Alex Porosanub4848d02016-04-29 15:17:59 +0300366#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
Prabhakar Kushwahad169ebe2016-06-03 18:41:31 +0530367
York Sund297d392016-12-28 08:43:40 -0800368#elif defined(CONFIG_ARCH_LS1012A)
Prabhakar Kushwahad169ebe2016-06-03 18:41:31 +0530369#define GICD_BASE 0x01401000
370#define GICC_BASE 0x01402000
Vinitha Pillai-B572236cb92e72017-03-23 13:48:19 +0530371#define CONFIG_SYS_FSL_SFP_VER_3_2
372#define CONFIG_SYS_FSL_SEC_MON_BE
373#define CONFIG_SYS_FSL_SFP_BE
374#define CONFIG_SYS_FSL_SRK_LE
375#define CONFIG_KEY_REVOCATION
376#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
Prabhakar Kushwaha1fb2f112017-01-30 17:05:22 +0530377#define CONFIG_SYS_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
378#define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_DDR_BLOCK1_SIZE
379
York Sunbad49842016-09-26 08:09:24 -0700380#elif defined(CONFIG_ARCH_LS1046A)
Mingkai Hucd54c0f2016-07-05 16:01:55 +0800381#define CONFIG_SYS_FMAN_V3
Laurentiu Tudor60707f42018-08-09 15:19:43 +0300382#define CONFIG_SYS_FSL_QMAN_V3
Mingkai Hucd54c0f2016-07-05 16:01:55 +0800383#define CONFIG_SYS_NUM_FMAN 1
384#define CONFIG_SYS_NUM_FM1_DTSEC 8
385#define CONFIG_SYS_NUM_FM1_10GEC 2
Mingkai Hucd54c0f2016-07-05 16:01:55 +0800386#define CONFIG_SYS_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
387#define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_DDR_BLOCK1_SIZE
388
Mingkai Hucd54c0f2016-07-05 16:01:55 +0800389#define CONFIG_SYS_FSL_IFC_BE
390#define CONFIG_SYS_FSL_SFP_VER_3_2
Vinitha Pillai-B572238a3c6452017-03-23 13:48:16 +0530391#define CONFIG_SYS_FSL_SEC_MON_BE
Mingkai Hucd54c0f2016-07-05 16:01:55 +0800392#define CONFIG_SYS_FSL_SFP_BE
393#define CONFIG_SYS_FSL_SRK_LE
394#define CONFIG_KEY_REVOCATION
395
396/* SMMU Defintions */
397#define SMMU_BASE 0x09000000
398
399/* Generic Interrupt Controller Definitions */
400#define GICD_BASE 0x01410000
401#define GICC_BASE 0x01420000
402
403#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
Mingkai Hu0e58b512015-10-26 19:47:50 +0800404#else
405#error SoC not defined
406#endif
Qianyu Gong8aec7192016-07-05 16:01:53 +0800407#endif
Mingkai Hu0e58b512015-10-26 19:47:50 +0800408
409#endif /* _ASM_ARMV8_FSL_LAYERSCAPE_CONFIG_H_ */