blob: b737d5d12f17939f214bd6137062c1b9b9d5c0a5 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenk9c53f402003-10-15 23:53:47 +00002/*
Prabhakar Kushwaha2153b572012-02-14 22:49:29 +00003 * Copyright 2004, 2007-2012 Freescale Semiconductor, Inc.
wdenk9c53f402003-10-15 23:53:47 +00004 * Copyright (C) 2003 Motorola,Inc.
wdenk9c53f402003-10-15 23:53:47 +00005 */
6
7/* U-Boot Startup Code for Motorola 85xx PowerPC based Embedded Boards
8 *
9 * The processor starts at 0xfffffffc and the code is first executed in the
10 * last 4K page(0xfffff000-0xffffffff) in flash/rom.
11 *
12 */
13
Wolfgang Denk0191e472010-10-26 14:34:52 +020014#include <asm-offsets.h>
wdenk9c53f402003-10-15 23:53:47 +000015#include <config.h>
16#include <mpc85xx.h>
Tom Rini4ddbade2022-05-25 12:16:03 -040017#include <system-constants.h>
wdenk9c53f402003-10-15 23:53:47 +000018
wdenk9c53f402003-10-15 23:53:47 +000019#include <ppc_asm.tmpl>
20#include <ppc_defs.h>
21
22#include <asm/cache.h>
23#include <asm/mmu.h>
24
wdenk9c53f402003-10-15 23:53:47 +000025#undef MSR_KERNEL
Andy Flemingf08233c2007-08-14 01:34:21 -050026#define MSR_KERNEL ( MSR_ME ) /* Machine Check */
wdenk9c53f402003-10-15 23:53:47 +000027
Prabhakar Kushwaha3fc2e892014-04-08 19:12:05 +053028#define LAW_EN 0x80000000
29
Scott Wood7c810902012-09-20 16:35:21 -050030#if defined(CONFIG_NAND_SPL) || \
Tom Rini6b15c162022-05-13 12:26:35 -040031 (defined(CONFIG_SPL_BUILD) && CONFIG_IS_ENABLED(INIT_MINIMAL))
Scott Wood7c810902012-09-20 16:35:21 -050032#define MINIMAL_SPL
33#endif
34
Liu Gangee9d7532013-06-28 17:58:37 +080035#if !defined(CONFIG_SPL) && !defined(CONFIG_SYS_RAMBOOT) && \
Udit Agarwald2dd2f72019-11-07 16:11:39 +000036 !defined(CONFIG_NXP_ESBC) && !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Scott Wood7c810902012-09-20 16:35:21 -050037#define NOR_BOOT
38#endif
39
wdenk9c53f402003-10-15 23:53:47 +000040/*
41 * Set up GOT: Global Offset Table
42 *
Joakim Tjernlund3fbaa4d2010-01-19 14:41:56 +010043 * Use r12 to access the GOT
wdenk9c53f402003-10-15 23:53:47 +000044 */
45 START_GOT
46 GOT_ENTRY(_GOT2_TABLE_)
47 GOT_ENTRY(_FIXUP_TABLE_)
48
Scott Wood7c810902012-09-20 16:35:21 -050049#ifndef MINIMAL_SPL
wdenk9c53f402003-10-15 23:53:47 +000050 GOT_ENTRY(_start_of_vectors)
51 GOT_ENTRY(_end_of_vectors)
52 GOT_ENTRY(transfer_to_handler)
Mingkai Hu0255cd72009-09-11 14:19:10 +080053#endif
wdenk9c53f402003-10-15 23:53:47 +000054
55 GOT_ENTRY(__init_end)
Simon Glassed70c8f2013-03-14 06:54:53 +000056 GOT_ENTRY(__bss_end)
wdenk9c53f402003-10-15 23:53:47 +000057 GOT_ENTRY(__bss_start)
58 END_GOT
59
Pali Rohárb9304822022-05-11 20:57:31 +020060#ifdef CONFIG_FSL_PREPBL_ESDHC_BOOT_SECTOR
61#if !defined(CONFIG_SPL) || defined(CONFIG_SPL_BUILD)
62
63/* Maximal size of the image */
64#ifdef CONFIG_SPL_BUILD
65#define MAX_IMAGE_SIZE (CONFIG_SPL_MAX_SIZE - (CONFIG_FSL_PREPBL_ESDHC_BOOT_SECTOR_DATA * 512))
66#else
67#define MAX_IMAGE_SIZE CONFIG_SYS_L2_SIZE
68#endif
69
70#if defined(CONFIG_SPL_BUILD) && CONFIG_SPL_MAX_SIZE < CONFIG_FSL_PREPBL_ESDHC_BOOT_SECTOR_DATA * 512
71#error "CONFIG_SPL_MAX_SIZE is too small for CONFIG_FSL_PREPBL_ESDHC_BOOT_SECTOR_DATA"
72#endif
73
74#if MAX_IMAGE_SIZE > CONFIG_SYS_L2_SIZE
75#error "Image is too big"
76#endif
77
78#define DIV_ROUND_UP(a, b) (((a) + (b) - 1) / (b))
79#define ALIGN(x, a) (DIV_ROUND_UP(x, a) * (a))
80
81/* Definitions from C header file asm/immap_85xx.h */
82
Tom Rinid5c3bf22022-10-28 20:27:12 -040083#define CFG_SYS_MPC85xx_L2_OFFSET 0x20000
Pali Rohárb9304822022-05-11 20:57:31 +020084
85#define MPC85xx_L2CTL 0x000
86#define MPC85xx_L2CTL_L2E 0x80000000
87#define MPC85xx_L2CTL_L2SRAM_ENTIRE 0x00010000
88
89#define MPC85xx_L2SRBAR0 0x100
90
91#define MPC85xx_L2ERRDIS 0xe44
92#define MPC85xx_L2ERRDIS_MBECC 0x00000008
93#define MPC85xx_L2ERRDIS_SBECC 0x00000004
94
95/* Definitions from C header file fsl_esdhc.h */
96
97#define ESDHCCTL 0x0002e40c
98#define ESDHCCTL_SNOOP 0x00000040
99
100/*
101 * QorIQ pre-PBL eSDHC boot sector:
102 * Instruct BootROM to configure L2 SRAM and eSDHC then load image
103 * from SD card into L2 SRAM and finally jump to image entry point.
104 */
105 .section .bootsect, "a"
106 .globl bootsect
107
108bootsect:
109 .org 0x40 /* BOOT signature */
110 .ascii "BOOT"
111
112 .org 0x48 /* Number of bytes to be copied, must be multiple of block size (512) */
113 .long ALIGN(MAX_IMAGE_SIZE, 512)
114
115 .org 0x50 /* Source address from the beginning of boot sector in byte address format, must be multiple of block size (512) */
116 .long (CONFIG_FSL_PREPBL_ESDHC_BOOT_SECTOR_START + CONFIG_FSL_PREPBL_ESDHC_BOOT_SECTOR_DATA) * 512
117
118 .org 0x58 /* Target address in the system's local memory address space */
119 .long CONFIG_SYS_MONITOR_BASE
120
121 .org 0x60 /* Execution starting address */
122 .long _start
123
124 .org 0x68 /* Number of configuration data pairs */
125 .long DIV_ROUND_UP(.Lconf_pair_end - .Lconf_pair_start, 8)
126
127 .org 0x80 /* Start of configuration */
128 .Lconf_pair_start:
129
Tom Rinid5c3bf22022-10-28 20:27:12 -0400130 .long CONFIG_SYS_CCSRBAR_DEFAULT + CFG_SYS_MPC85xx_L2_OFFSET + MPC85xx_L2SRBAR0 /* Address: L2 memory-mapped SRAM base addr 0 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500131 .long CFG_SYS_INIT_L2_ADDR
Pali Rohárb9304822022-05-11 20:57:31 +0200132
Tom Rinid5c3bf22022-10-28 20:27:12 -0400133 .long CONFIG_SYS_CCSRBAR_DEFAULT + CFG_SYS_MPC85xx_L2_OFFSET + MPC85xx_L2ERRDIS /* Address: L2 cache error disable */
Pali Rohárb9304822022-05-11 20:57:31 +0200134 .long MPC85xx_L2ERRDIS_MBECC | MPC85xx_L2ERRDIS_SBECC
135
Tom Rinid5c3bf22022-10-28 20:27:12 -0400136 .long CONFIG_SYS_CCSRBAR_DEFAULT + CFG_SYS_MPC85xx_L2_OFFSET + MPC85xx_L2CTL /* Address: L2 configuration 0 */
Pali Rohárb9304822022-05-11 20:57:31 +0200137 .long MPC85xx_L2CTL_L2E | MPC85xx_L2CTL_L2SRAM_ENTIRE
138
139 .long CONFIG_SYS_CCSRBAR_DEFAULT + ESDHCCTL /* Address: eSDHC DMA control */
140 .long ESDHCCTL_SNOOP
141
142 .long 0x40000001 /* Command: Delay in 8 CCB clocks */
143 .long 256
144
145 .long 0x80000001 /* End of configuration */
146 .Lconf_pair_end:
147
148 .org 0x1b8 /* Reserved for MBR/DBR */
149 .org 0x200 /* End of boot sector */
150
151#endif
152#endif
153
wdenk9c53f402003-10-15 23:53:47 +0000154/*
155 * e500 Startup -- after reset only the last 4KB of the effective
156 * address space is mapped in the MMU L2 TLB1 Entry0. The .bootpg
157 * section is located at THIS LAST page and basically does three
158 * things: clear some registers, set up exception tables and
159 * add more TLB entries for 'larger spaces'(e.g. the boot rom) to
160 * continue the boot procedure.
161
162 * Once the boot rom is mapped by TLB entries we can proceed
163 * with normal startup.
164 *
165 */
166
Andy Flemingf08233c2007-08-14 01:34:21 -0500167 .section .bootpg,"ax"
Pali Rohár3f9f1bd2022-04-03 00:05:09 +0200168 .globl _start
wdenk9c53f402003-10-15 23:53:47 +0000169
Pali Rohár3f9f1bd2022-04-03 00:05:09 +0200170_start:
Prabhakar Kushwaha8f3e8922012-04-29 23:56:30 +0000171/* Enable debug exception */
172 li r1,MSR_DE
Wolfgang Denk62fb2b42021-09-27 17:42:39 +0200173 mtmsr r1
wdenka445ddf2004-06-09 00:34:46 +0000174
Alexander Grafc3468482014-04-11 17:09:45 +0200175 /*
176 * If we got an ePAPR device tree pointer passed in as r3, we need that
177 * later in cpu_init_early_f(). Save it to a safe register before we
178 * clobber it so that we can fetch it from there later.
179 */
180 mr r24, r3
181
Scott Wood80806962012-08-14 10:14:53 +0000182#ifdef CONFIG_SYS_FSL_ERRATUM_A004510
183 mfspr r3,SPRN_SVR
184 rlwinm r3,r3,0,0xff
185 li r4,CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV
186 cmpw r3,r4
187 beq 1f
188
189#ifdef CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV2
190 li r4,CONFIG_SYS_FSL_ERRATUM_A004510_SVR_REV2
191 cmpw r3,r4
192 beq 1f
193#endif
194
195 /* Not a supported revision affected by erratum */
196 li r27,0
197 b 2f
198
1991: li r27,1 /* Remember for later that we have the erratum */
200 /* Erratum says set bits 55:60 to 001001 */
201 msync
202 isync
Andy Flemingeab55c02013-03-25 07:33:10 +0000203 mfspr r3,SPRN_HDBCR0
Scott Wood80806962012-08-14 10:14:53 +0000204 li r4,0x48
205 rlwimi r3,r4,0,0x1f8
Andy Flemingeab55c02013-03-25 07:33:10 +0000206 mtspr SPRN_HDBCR0,r3
Scott Wood80806962012-08-14 10:14:53 +0000207 isync
2082:
209#endif
York Sun0cc59072013-08-20 15:09:43 -0700210#ifdef CONFIG_SYS_FSL_ERRATUM_A005125
211 msync
212 isync
213 mfspr r3, SPRN_HDBCR0
214 oris r3, r3, 0x0080
215 mtspr SPRN_HDBCR0, r3
216#endif
217
Scott Wood80806962012-08-14 10:14:53 +0000218
Udit Agarwald2dd2f72019-11-07 16:11:39 +0000219#if defined(CONFIG_NXP_ESBC) && defined(CONFIG_E500MC) && \
Aneesh Bansal8bcbc272014-03-18 23:40:26 +0530220 !defined(CONFIG_E6500)
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000221 /* ISBC uses L2 as stack.
222 * Disable L2 cache here so that u-boot can enable it later
223 * as part of it's normal flow
224 */
225
226 /* Check if L2 is enabled */
227 mfspr r3, SPRN_L2CSR0
228 lis r2, L2CSR0_L2E@h
229 ori r2, r2, L2CSR0_L2E@l
230 and. r4, r3, r2
231 beq l2_disabled
232
233 mfspr r3, SPRN_L2CSR0
234 /* Flush L2 cache */
235 lis r2,(L2CSR0_L2FL)@h
236 ori r2, r2, (L2CSR0_L2FL)@l
237 or r3, r2, r3
238 sync
239 isync
240 mtspr SPRN_L2CSR0,r3
241 isync
2421:
243 mfspr r3, SPRN_L2CSR0
244 and. r1, r3, r2
245 bne 1b
246
247 mfspr r3, SPRN_L2CSR0
248 lis r2, L2CSR0_L2E@h
249 ori r2, r2, L2CSR0_L2E@l
250 andc r4, r3, r2
251 sync
252 isync
253 mtspr SPRN_L2CSR0,r4
254 isync
255
256l2_disabled:
257#endif
258
Andy Flemingf08233c2007-08-14 01:34:21 -0500259/* clear registers/arrays not reset by hardware */
wdenk9c53f402003-10-15 23:53:47 +0000260
Andy Flemingf08233c2007-08-14 01:34:21 -0500261 /* L1 */
262 li r0,2
263 mtspr L1CSR0,r0 /* invalidate d-cache */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200264 mtspr L1CSR1,r0 /* invalidate i-cache */
wdenk9c53f402003-10-15 23:53:47 +0000265
266 mfspr r1,DBSR
267 mtspr DBSR,r1 /* Clear all valid bits */
268
wdenk9c53f402003-10-15 23:53:47 +0000269
York Sun0f2f2a32012-10-08 07:44:07 +0000270 .macro create_tlb1_entry esel ts tsize epn wimg rpn perm phy_high scratch
271 lis \scratch, FSL_BOOKE_MAS0(1, \esel, 0)@h
272 ori \scratch, \scratch, FSL_BOOKE_MAS0(1, \esel, 0)@l
273 mtspr MAS0, \scratch
274 lis \scratch, FSL_BOOKE_MAS1(1, 1, 0, \ts, \tsize)@h
275 ori \scratch, \scratch, FSL_BOOKE_MAS1(1, 1, 0, \ts, \tsize)@l
276 mtspr MAS1, \scratch
277 lis \scratch, FSL_BOOKE_MAS2(\epn, \wimg)@h
278 ori \scratch, \scratch, FSL_BOOKE_MAS2(\epn, \wimg)@l
279 mtspr MAS2, \scratch
280 lis \scratch, FSL_BOOKE_MAS3(\rpn, 0, \perm)@h
281 ori \scratch, \scratch, FSL_BOOKE_MAS3(\rpn, 0, \perm)@l
282 mtspr MAS3, \scratch
283 lis \scratch, \phy_high@h
284 ori \scratch, \scratch, \phy_high@l
285 mtspr MAS7, \scratch
286 isync
287 msync
288 tlbwe
289 isync
290 .endm
291
292 .macro create_tlb0_entry esel ts tsize epn wimg rpn perm phy_high scratch
293 lis \scratch, FSL_BOOKE_MAS0(0, \esel, 0)@h
294 ori \scratch, \scratch, FSL_BOOKE_MAS0(0, \esel, 0)@l
295 mtspr MAS0, \scratch
296 lis \scratch, FSL_BOOKE_MAS1(1, 0, 0, \ts, \tsize)@h
297 ori \scratch, \scratch, FSL_BOOKE_MAS1(1, 0, 0, \ts, \tsize)@l
298 mtspr MAS1, \scratch
299 lis \scratch, FSL_BOOKE_MAS2(\epn, \wimg)@h
300 ori \scratch, \scratch, FSL_BOOKE_MAS2(\epn, \wimg)@l
301 mtspr MAS2, \scratch
302 lis \scratch, FSL_BOOKE_MAS3(\rpn, 0, \perm)@h
303 ori \scratch, \scratch, FSL_BOOKE_MAS3(\rpn, 0, \perm)@l
304 mtspr MAS3, \scratch
305 lis \scratch, \phy_high@h
306 ori \scratch, \scratch, \phy_high@l
307 mtspr MAS7, \scratch
308 isync
309 msync
310 tlbwe
311 isync
312 .endm
313
314 .macro delete_tlb1_entry esel scratch
315 lis \scratch, FSL_BOOKE_MAS0(1, \esel, 0)@h
316 ori \scratch, \scratch, FSL_BOOKE_MAS0(1, \esel, 0)@l
317 mtspr MAS0, \scratch
318 li \scratch, 0
319 mtspr MAS1, \scratch
320 isync
321 msync
322 tlbwe
323 isync
324 .endm
325
326 .macro delete_tlb0_entry esel epn wimg scratch
327 lis \scratch, FSL_BOOKE_MAS0(0, \esel, 0)@h
328 ori \scratch, \scratch, FSL_BOOKE_MAS0(0, \esel, 0)@l
329 mtspr MAS0, \scratch
330 li \scratch, 0
331 mtspr MAS1, \scratch
332 lis \scratch, FSL_BOOKE_MAS2(\epn, \wimg)@h
333 ori \scratch, \scratch, FSL_BOOKE_MAS2(\epn, \wimg)@l
334 mtspr MAS2, \scratch
335 isync
336 msync
337 tlbwe
338 isync
339 .endm
340
Scott Wood7c810902012-09-20 16:35:21 -0500341/* Interrupt vectors do not fit in minimal SPL. */
342#if !defined(MINIMAL_SPL)
wdenk9c53f402003-10-15 23:53:47 +0000343 /* Setup interrupt vectors */
Tom Rini03becca2022-03-24 17:18:05 -0400344 lis r1,CONFIG_VAL(SYS_MONITOR_BASE)@h
Andy Flemingf08233c2007-08-14 01:34:21 -0500345 mtspr IVPR,r1
wdenk9c53f402003-10-15 23:53:47 +0000346
Scott Woodf21e7582015-04-07 20:20:00 -0500347 li r4,CriticalInput@l
Prabhakar Kushwaha2153b572012-02-14 22:49:29 +0000348 mtspr IVOR0,r4 /* 0: Critical input */
Scott Woodf21e7582015-04-07 20:20:00 -0500349 li r4,MachineCheck@l
Prabhakar Kushwaha2153b572012-02-14 22:49:29 +0000350 mtspr IVOR1,r4 /* 1: Machine check */
Scott Woodf21e7582015-04-07 20:20:00 -0500351 li r4,DataStorage@l
Prabhakar Kushwaha2153b572012-02-14 22:49:29 +0000352 mtspr IVOR2,r4 /* 2: Data storage */
Scott Woodf21e7582015-04-07 20:20:00 -0500353 li r4,InstStorage@l
Prabhakar Kushwaha2153b572012-02-14 22:49:29 +0000354 mtspr IVOR3,r4 /* 3: Instruction storage */
Scott Woodf21e7582015-04-07 20:20:00 -0500355 li r4,ExtInterrupt@l
Prabhakar Kushwaha2153b572012-02-14 22:49:29 +0000356 mtspr IVOR4,r4 /* 4: External interrupt */
Scott Woodf21e7582015-04-07 20:20:00 -0500357 li r4,Alignment@l
Prabhakar Kushwaha2153b572012-02-14 22:49:29 +0000358 mtspr IVOR5,r4 /* 5: Alignment */
Scott Woodf21e7582015-04-07 20:20:00 -0500359 li r4,ProgramCheck@l
Prabhakar Kushwaha2153b572012-02-14 22:49:29 +0000360 mtspr IVOR6,r4 /* 6: Program check */
Scott Woodf21e7582015-04-07 20:20:00 -0500361 li r4,FPUnavailable@l
Prabhakar Kushwaha2153b572012-02-14 22:49:29 +0000362 mtspr IVOR7,r4 /* 7: floating point unavailable */
Scott Woodf21e7582015-04-07 20:20:00 -0500363 li r4,SystemCall@l
Prabhakar Kushwaha2153b572012-02-14 22:49:29 +0000364 mtspr IVOR8,r4 /* 8: System call */
wdenk9c53f402003-10-15 23:53:47 +0000365 /* 9: Auxiliary processor unavailable(unsupported) */
Scott Woodf21e7582015-04-07 20:20:00 -0500366 li r4,Decrementer@l
Prabhakar Kushwaha2153b572012-02-14 22:49:29 +0000367 mtspr IVOR10,r4 /* 10: Decrementer */
Scott Woodf21e7582015-04-07 20:20:00 -0500368 li r4,IntervalTimer@l
Prabhakar Kushwaha2153b572012-02-14 22:49:29 +0000369 mtspr IVOR11,r4 /* 11: Interval timer */
Scott Woodf21e7582015-04-07 20:20:00 -0500370 li r4,WatchdogTimer@l
Prabhakar Kushwaha2153b572012-02-14 22:49:29 +0000371 mtspr IVOR12,r4 /* 12: Watchdog timer */
Scott Woodf21e7582015-04-07 20:20:00 -0500372 li r4,DataTLBError@l
Prabhakar Kushwaha2153b572012-02-14 22:49:29 +0000373 mtspr IVOR13,r4 /* 13: Data TLB error */
Scott Woodf21e7582015-04-07 20:20:00 -0500374 li r4,InstructionTLBError@l
Prabhakar Kushwaha2153b572012-02-14 22:49:29 +0000375 mtspr IVOR14,r4 /* 14: Instruction TLB error */
Scott Woodf21e7582015-04-07 20:20:00 -0500376 li r4,DebugBreakpoint@l
Prabhakar Kushwaha2153b572012-02-14 22:49:29 +0000377 mtspr IVOR15,r4 /* 15: Debug */
Prabhakar Kushwaha4a664222012-02-14 22:50:02 +0000378#endif
wdenk9c53f402003-10-15 23:53:47 +0000379
wdenk9c53f402003-10-15 23:53:47 +0000380 /* Clear and set up some registers. */
Kumar Gala9772ee72008-01-16 22:38:34 -0600381 li r0,0x0000
wdenk9c53f402003-10-15 23:53:47 +0000382 lis r1,0xffff
383 mtspr DEC,r0 /* prevent dec exceptions */
384 mttbl r0 /* prevent fit & wdt exceptions */
385 mttbu r0
386 mtspr TSR,r1 /* clear all timer exception status */
387 mtspr TCR,r0 /* disable all */
388 mtspr ESR,r0 /* clear exception syndrome register */
389 mtspr MCSR,r0 /* machine check syndrome register */
390 mtxer r0 /* clear integer exception register */
wdenk9c53f402003-10-15 23:53:47 +0000391
Scott Wood31e60102009-08-20 17:45:05 -0500392#ifdef CONFIG_SYS_BOOK3E_HV
393 mtspr MAS8,r0 /* make sure MAS8 is clear */
394#endif
395
wdenk9c53f402003-10-15 23:53:47 +0000396 /* Enable Time Base and Select Time Base Clock */
wdenk13eb2212004-07-09 23:27:13 +0000397 lis r0,HID0_EMCP@h /* Enable machine check */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500398#if defined(CONFIG_ENABLE_36BIT_PHYS)
Kumar Gala9772ee72008-01-16 22:38:34 -0600399 ori r0,r0,HID0_ENMAS7@l /* Enable MAS7 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500400#endif
Kumar Galae56f2c52009-03-19 09:16:10 -0500401#ifndef CONFIG_E500MC
Kumar Gala9772ee72008-01-16 22:38:34 -0600402 ori r0,r0,HID0_TBEN@l /* Enable Timebase */
Kumar Galae56f2c52009-03-19 09:16:10 -0500403#endif
wdenk9c53f402003-10-15 23:53:47 +0000404 mtspr HID0,r0
wdenk9c53f402003-10-15 23:53:47 +0000405
York Sun51e91e82016-11-18 12:29:51 -0800406#if !defined(CONFIG_E500MC) && !defined(CONFIG_ARCH_QEMU_E500)
Andy Flemingf08233c2007-08-14 01:34:21 -0500407 li r0,(HID1_ASTME|HID1_ABE)@l /* Addr streaming & broadcast */
Sandeep Gopalpet8709aed2010-03-12 10:45:02 +0530408 mfspr r3,PVR
409 andi. r3,r3, 0xff
410 cmpwi r3,0x50@l /* if we are rev 5.0 or greater set MBDD */
411 blt 1f
412 /* Set MBDD bit also */
413 ori r0, r0, HID1_MBDD@l
4141:
wdenk9c53f402003-10-15 23:53:47 +0000415 mtspr HID1,r0
Kumar Gala9f4a6892008-10-23 01:47:38 -0500416#endif
wdenk9c53f402003-10-15 23:53:47 +0000417
Kumar Gala945e59a2011-11-22 06:51:15 -0600418#ifdef CONFIG_SYS_FSL_ERRATUM_CPU_A003999
Andy Flemingeab55c02013-03-25 07:33:10 +0000419 mfspr r3,SPRN_HDBCR1
Kumar Gala945e59a2011-11-22 06:51:15 -0600420 oris r3,r3,0x0100
Andy Flemingeab55c02013-03-25 07:33:10 +0000421 mtspr SPRN_HDBCR1,r3
Kumar Gala945e59a2011-11-22 06:51:15 -0600422#endif
423
wdenk9c53f402003-10-15 23:53:47 +0000424 /* Enable Branch Prediction */
425#if defined(CONFIG_BTB)
Kumar Gala5530cb82010-03-29 13:50:31 -0500426 lis r0,BUCSR_ENABLE@h
427 ori r0,r0,BUCSR_ENABLE@l
428 mtspr SPRN_BUCSR,r0
wdenk9c53f402003-10-15 23:53:47 +0000429#endif
430
Tom Rini6a5dccc2022-11-16 13:10:41 -0500431#if defined(CFG_SYS_INIT_DBCR)
wdenk9c53f402003-10-15 23:53:47 +0000432 lis r1,0xffff
433 ori r1,r1,0xffff
wdenk13eb2212004-07-09 23:27:13 +0000434 mtspr DBSR,r1 /* Clear all status bits */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500435 lis r0,CFG_SYS_INIT_DBCR@h /* DBCR0[IDM] must be set */
436 ori r0,r0,CFG_SYS_INIT_DBCR@l
wdenk13eb2212004-07-09 23:27:13 +0000437 mtspr DBCR0,r0
wdenk9c53f402003-10-15 23:53:47 +0000438#endif
439
Timur Tabie769dea2011-08-03 16:30:10 -0500440/*
Timur Tabic9a1b772011-10-31 13:30:45 -0500441 * Search for the TLB that covers the code we're executing, and shrink it
442 * so that it covers only this 4K page. That will ensure that any other
443 * TLB we create won't interfere with it. We assume that the TLB exists,
Scott Wood2bfa0f42012-08-20 13:10:08 +0000444 * which is why we don't check the Valid bit of MAS1. We also assume
445 * it is in TLB1.
Timur Tabic9a1b772011-10-31 13:30:45 -0500446 *
447 * This is necessary, for example, when booting from the on-chip ROM,
448 * which (oddly) creates a single 4GB TLB that covers CCSR and DDR.
Timur Tabic9a1b772011-10-31 13:30:45 -0500449 */
450 bl nexti /* Find our address */
451nexti: mflr r1 /* R1 = our PC */
452 li r2, 0
453 mtspr MAS6, r2 /* Assume the current PID and AS are 0 */
454 isync
455 msync
456 tlbsx 0, r1 /* This must succeed */
457
Scott Wood2bfa0f42012-08-20 13:10:08 +0000458 mfspr r14, MAS0 /* Save ESEL for later */
459 rlwinm r14, r14, 16, 0xfff
460
Timur Tabic9a1b772011-10-31 13:30:45 -0500461 /* Set the size of the TLB to 4KB */
462 mfspr r3, MAS1
Scott Wood33a619c2013-01-18 15:45:58 +0000463 li r2, 0xF80
Timur Tabic9a1b772011-10-31 13:30:45 -0500464 andc r3, r3, r2 /* Clear the TSIZE bits */
465 ori r3, r3, MAS1_TSIZE(BOOKE_PAGESZ_4K)@l
Scott Wood2bfa0f42012-08-20 13:10:08 +0000466 oris r3, r3, MAS1_IPROT@h
Timur Tabic9a1b772011-10-31 13:30:45 -0500467 mtspr MAS1, r3
468
469 /*
470 * Set the base address of the TLB to our PC. We assume that
471 * virtual == physical. We also assume that MAS2_EPN == MAS3_RPN.
472 */
473 lis r3, MAS2_EPN@h
474 ori r3, r3, MAS2_EPN@l /* R3 = MAS2_EPN */
475
476 and r1, r1, r3 /* Our PC, rounded down to the nearest page */
477
478 mfspr r2, MAS2
479 andc r2, r2, r3
480 or r2, r2, r1
Scott Wood80806962012-08-14 10:14:53 +0000481#ifdef CONFIG_SYS_FSL_ERRATUM_A004510
482 cmpwi r27,0
483 beq 1f
484 andi. r15, r2, MAS2_I|MAS2_G /* save the old I/G for later */
485 rlwinm r2, r2, 0, ~MAS2_I
486 ori r2, r2, MAS2_G
4871:
488#endif
Timur Tabic9a1b772011-10-31 13:30:45 -0500489 mtspr MAS2, r2 /* Set the EPN to our PC base address */
490
491 mfspr r2, MAS3
492 andc r2, r2, r3
493 or r2, r2, r1
494 mtspr MAS3, r2 /* Set the RPN to our PC base address */
495
496 isync
497 msync
498 tlbwe
Scott Wood2bfa0f42012-08-20 13:10:08 +0000499
500/*
501 * Clear out any other TLB entries that may exist, to avoid conflicts.
502 * Our TLB entry is in r14.
503 */
504 li r0, TLBIVAX_ALL | TLBIVAX_TLB0
505 tlbivax 0, r0
506 tlbsync
507
508 mfspr r4, SPRN_TLB1CFG
509 rlwinm r4, r4, 0, TLBnCFG_NENTRY_MASK
510
511 li r3, 0
512 mtspr MAS1, r3
5131: cmpw r3, r14
Scott Wood2bfa0f42012-08-20 13:10:08 +0000514 rlwinm r5, r3, 16, MAS0_ESEL_MSK
515 addi r3, r3, 1
516 beq 2f /* skip the entry we're executing from */
517
518 oris r5, r5, MAS0_TLBSEL(1)@h
519 mtspr MAS0, r5
520
521 isync
522 tlbwe
523 isync
524 msync
525
5262: cmpw r3, r4
527 blt 1b
Timur Tabic9a1b772011-10-31 13:30:45 -0500528
Aneesh Bansalbf955b22014-03-12 00:07:27 +0530529#if defined(CONFIG_SYS_PPC_E500_DEBUG_TLB) && !defined(MINIMAL_SPL) && \
Udit Agarwald2dd2f72019-11-07 16:11:39 +0000530 !defined(CONFIG_NXP_ESBC)
Scott Woodd6a82882012-10-25 19:27:41 -0500531/*
532 * TLB entry for debuggging in AS1
533 * Create temporary TLB entry in AS0 to handle debug exception
534 * As on debug exception MSR is cleared i.e. Address space is changed
535 * to 0. A TLB entry (in AS0) is required to handle debug exception generated
536 * in AS1.
537 */
538
Scott Wood7c810902012-09-20 16:35:21 -0500539#ifdef NOR_BOOT
Scott Woodd6a82882012-10-25 19:27:41 -0500540/*
541 * TLB entry is created for IVPR + IVOR15 to map on valid OP code address
542 * bacause flash's virtual address maps to 0xff800000 - 0xffffffff.
543 * and this window is outside of 4K boot window.
544 */
545 create_tlb1_entry CONFIG_SYS_PPC_E500_DEBUG_TLB, \
546 0, BOOKE_PAGESZ_4M, \
Tom Rini03becca2022-03-24 17:18:05 -0400547 CONFIG_VAL(SYS_MONITOR_BASE) & 0xffc00000, MAS2_I|MAS2_G, \
Scott Woodd6a82882012-10-25 19:27:41 -0500548 0xffc00000, MAS3_SX|MAS3_SW|MAS3_SR, \
549 0, r6
550
Scott Woodd6a82882012-10-25 19:27:41 -0500551#else
552/*
553 * TLB entry is created for IVPR + IVOR15 to map on valid OP code address
554 * because "nexti" will resize TLB to 4K
555 */
556 create_tlb1_entry CONFIG_SYS_PPC_E500_DEBUG_TLB, \
557 0, BOOKE_PAGESZ_256K, \
Tom Rini03becca2022-03-24 17:18:05 -0400558 CONFIG_VAL(SYS_MONITOR_BASE) & 0xfffc0000, MAS2_I, \
559 CONFIG_VAL(SYS_MONITOR_BASE) & 0xfffc0000, MAS3_SX|MAS3_SW|MAS3_SR, \
Scott Woodd6a82882012-10-25 19:27:41 -0500560 0, r6
561#endif
562#endif
563
Timur Tabic9a1b772011-10-31 13:30:45 -0500564/*
Timur Tabie769dea2011-08-03 16:30:10 -0500565 * Relocate CCSR, if necessary. We relocate CCSR if (obviously) the default
566 * location is not where we want it. This typically happens on a 36-bit
567 * system, where we want to move CCSR to near the top of 36-bit address space.
568 *
569 * To move CCSR, we create two temporary TLBs, one for the old location, and
570 * another for the new location. On CoreNet systems, we also need to create
571 * a special, temporary LAW.
572 *
573 * As a general rule, TLB0 is used for short-term TLBs, and TLB1 is used for
574 * long-term TLBs, so we use TLB0 here.
575 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500576#if (CONFIG_SYS_CCSRBAR_DEFAULT != CFG_SYS_CCSRBAR_PHYS)
Timur Tabie769dea2011-08-03 16:30:10 -0500577
Tom Rini6a5dccc2022-11-16 13:10:41 -0500578#if !defined(CFG_SYS_CCSRBAR_PHYS_HIGH) || !defined(CFG_SYS_CCSRBAR_PHYS_LOW)
579#error "CFG_SYS_CCSRBAR_PHYS_HIGH and CFG_SYS_CCSRBAR_PHYS_LOW) must be defined."
Timur Tabie769dea2011-08-03 16:30:10 -0500580#endif
581
Timur Tabie769dea2011-08-03 16:30:10 -0500582create_ccsr_new_tlb:
583 /*
584 * Create a TLB for the new location of CCSR. Register R8 is reserved
Tom Rini6a5dccc2022-11-16 13:10:41 -0500585 * for the virtual address of this TLB (CFG_SYS_CCSRBAR).
Timur Tabie769dea2011-08-03 16:30:10 -0500586 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500587 lis r8, CFG_SYS_CCSRBAR@h
588 ori r8, r8, CFG_SYS_CCSRBAR@l
589 lis r9, (CFG_SYS_CCSRBAR + 0x1000)@h
590 ori r9, r9, (CFG_SYS_CCSRBAR + 0x1000)@l
York Sun0f2f2a32012-10-08 07:44:07 +0000591 create_tlb0_entry 0, \
592 0, BOOKE_PAGESZ_4K, \
Tom Rini6a5dccc2022-11-16 13:10:41 -0500593 CFG_SYS_CCSRBAR, MAS2_I|MAS2_G, \
594 CFG_SYS_CCSRBAR_PHYS_LOW, MAS3_SW|MAS3_SR, \
595 CFG_SYS_CCSRBAR_PHYS_HIGH, r3
Timur Tabie769dea2011-08-03 16:30:10 -0500596 /*
Timur Tabi40402f02011-10-31 13:30:42 -0500597 * Create a TLB for the current location of CCSR. Register R9 is reserved
Tom Rini6a5dccc2022-11-16 13:10:41 -0500598 * for the virtual address of this TLB (CFG_SYS_CCSRBAR + 0x1000).
Timur Tabie769dea2011-08-03 16:30:10 -0500599 */
600create_ccsr_old_tlb:
York Sun0f2f2a32012-10-08 07:44:07 +0000601 create_tlb0_entry 1, \
602 0, BOOKE_PAGESZ_4K, \
Tom Rini6a5dccc2022-11-16 13:10:41 -0500603 CFG_SYS_CCSRBAR + 0x1000, MAS2_I|MAS2_G, \
York Sun0f2f2a32012-10-08 07:44:07 +0000604 CONFIG_SYS_CCSRBAR_DEFAULT, MAS3_SW|MAS3_SR, \
605 0, r3 /* The default CCSR address is always a 32-bit number */
606
Timur Tabie769dea2011-08-03 16:30:10 -0500607
Timur Tabic19b0682011-10-31 13:30:44 -0500608 /*
609 * We have a TLB for what we think is the current (old) CCSR. Let's
610 * verify that, otherwise we won't be able to move it.
611 * CONFIG_SYS_CCSRBAR_DEFAULT is always a 32-bit number, so we only
612 * need to compare the lower 32 bits of CCSRBAR on CoreNet systems.
613 */
614verify_old_ccsr:
615 lis r0, CONFIG_SYS_CCSRBAR_DEFAULT@h
616 ori r0, r0, CONFIG_SYS_CCSRBAR_DEFAULT@l
617#ifdef CONFIG_FSL_CORENET
618 lwz r1, 4(r9) /* CCSRBARL */
619#else
620 lwz r1, 0(r9) /* CCSRBAR, shifted right by 12 */
621 slwi r1, r1, 12
622#endif
623
624 cmpl 0, r0, r1
625
626 /*
627 * If the value we read from CCSRBARL is not what we expect, then
628 * enter an infinite loop. This will at least allow a debugger to
629 * halt execution and examine TLBs, etc. There's no point in going
630 * on.
631 */
632infinite_debug_loop:
633 bne infinite_debug_loop
634
Timur Tabie769dea2011-08-03 16:30:10 -0500635#ifdef CONFIG_FSL_CORENET
636
Tom Rini6a5dccc2022-11-16 13:10:41 -0500637#define CCSR_LAWBARH0 (CFG_SYS_CCSRBAR + 0x1000)
Timur Tabie769dea2011-08-03 16:30:10 -0500638#define LAW_SIZE_4K 0xb
639#define CCSRBAR_LAWAR (LAW_EN | (0x1e << 20) | LAW_SIZE_4K)
640#define CCSRAR_C 0x80000000 /* Commit */
641
642create_temp_law:
643 /*
644 * On CoreNet systems, we create the temporary LAW using a special LAW
645 * target ID of 0x1e. LAWBARH is at offset 0xc00 in CCSR.
646 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500647 lis r0, CFG_SYS_CCSRBAR_PHYS_HIGH@h
648 ori r0, r0, CFG_SYS_CCSRBAR_PHYS_HIGH@l
649 lis r1, CFG_SYS_CCSRBAR_PHYS_LOW@h
650 ori r1, r1, CFG_SYS_CCSRBAR_PHYS_LOW@l
Timur Tabie769dea2011-08-03 16:30:10 -0500651 lis r2, CCSRBAR_LAWAR@h
652 ori r2, r2, CCSRBAR_LAWAR@l
653
654 stw r0, 0xc00(r9) /* LAWBARH0 */
655 stw r1, 0xc04(r9) /* LAWBARL0 */
656 sync
657 stw r2, 0xc08(r9) /* LAWAR0 */
658
659 /*
660 * Read back from LAWAR to ensure the update is complete. e500mc
661 * cores also require an isync.
662 */
663 lwz r0, 0xc08(r9) /* LAWAR0 */
664 isync
665
666 /*
667 * Read the current CCSRBARH and CCSRBARL using load word instructions.
668 * Follow this with an isync instruction. This forces any outstanding
669 * accesses to configuration space to completion.
670 */
671read_old_ccsrbar:
672 lwz r0, 0(r9) /* CCSRBARH */
Timur Tabi40402f02011-10-31 13:30:42 -0500673 lwz r0, 4(r9) /* CCSRBARL */
Timur Tabie769dea2011-08-03 16:30:10 -0500674 isync
675
676 /*
677 * Write the new values for CCSRBARH and CCSRBARL to their old
678 * locations. The CCSRBARH has a shadow register. When the CCSRBARH
679 * has a new value written it loads a CCSRBARH shadow register. When
680 * the CCSRBARL is written, the CCSRBARH shadow register contents
681 * along with the CCSRBARL value are loaded into the CCSRBARH and
682 * CCSRBARL registers, respectively. Follow this with a sync
683 * instruction.
684 */
685write_new_ccsrbar:
Tom Rini6a5dccc2022-11-16 13:10:41 -0500686 lis r0, CFG_SYS_CCSRBAR_PHYS_HIGH@h
687 ori r0, r0, CFG_SYS_CCSRBAR_PHYS_HIGH@l
688 lis r1, CFG_SYS_CCSRBAR_PHYS_LOW@h
689 ori r1, r1, CFG_SYS_CCSRBAR_PHYS_LOW@l
Timur Tabie769dea2011-08-03 16:30:10 -0500690 lis r2, CCSRAR_C@h
691 ori r2, r2, CCSRAR_C@l
692
693 stw r0, 0(r9) /* Write to CCSRBARH */
694 sync /* Make sure we write to CCSRBARH first */
695 stw r1, 4(r9) /* Write to CCSRBARL */
696 sync
697
698 /*
699 * Write a 1 to the commit bit (C) of CCSRAR at the old location.
700 * Follow this with a sync instruction.
701 */
702 stw r2, 8(r9)
703 sync
704
705 /* Delete the temporary LAW */
706delete_temp_law:
707 li r1, 0
708 stw r1, 0xc08(r8)
709 sync
710 stw r1, 0xc00(r8)
711 stw r1, 0xc04(r8)
712 sync
713
714#else /* #ifdef CONFIG_FSL_CORENET */
715
716write_new_ccsrbar:
717 /*
718 * Read the current value of CCSRBAR using a load word instruction
719 * followed by an isync. This forces all accesses to configuration
720 * space to complete.
721 */
722 sync
723 lwz r0, 0(r9)
724 isync
725
Tom Rini6a5dccc2022-11-16 13:10:41 -0500726/* CFG_SYS_CCSRBAR_PHYS right shifted by 12 */
727#define CCSRBAR_PHYS_RS12 ((CFG_SYS_CCSRBAR_PHYS_HIGH << 20) | \
728 (CFG_SYS_CCSRBAR_PHYS_LOW >> 12))
Timur Tabie769dea2011-08-03 16:30:10 -0500729
730 /* Write the new value to CCSRBAR. */
731 lis r0, CCSRBAR_PHYS_RS12@h
732 ori r0, r0, CCSRBAR_PHYS_RS12@l
733 stw r0, 0(r9)
734 sync
735
736 /*
737 * The manual says to perform a load of an address that does not
738 * access configuration space or the on-chip SRAM using an existing TLB,
739 * but that doesn't appear to be necessary. We will do the isync,
740 * though.
741 */
742 isync
743
744 /*
745 * Read the contents of CCSRBAR from its new location, followed by
746 * another isync.
747 */
748 lwz r0, 0(r8)
749 isync
750
751#endif /* #ifdef CONFIG_FSL_CORENET */
752
753 /* Delete the temporary TLBs */
754delete_temp_tlbs:
Tom Rini6a5dccc2022-11-16 13:10:41 -0500755 delete_tlb0_entry 0, CFG_SYS_CCSRBAR, MAS2_I|MAS2_G, r3
756 delete_tlb0_entry 1, CFG_SYS_CCSRBAR + 0x1000, MAS2_I|MAS2_G, r3
Timur Tabie769dea2011-08-03 16:30:10 -0500757
Tom Rini6a5dccc2022-11-16 13:10:41 -0500758#endif /* #if (CONFIG_SYS_CCSRBAR_DEFAULT != CFG_SYS_CCSRBAR_PHYS) */
Timur Tabie769dea2011-08-03 16:30:10 -0500759
Prabhakar Kushwahacc3c5b62013-08-29 13:10:38 +0530760#if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && defined(CONFIG_E6500)
York Sunc3d87b12012-10-08 07:44:08 +0000761create_ccsr_l2_tlb:
762 /*
763 * Create a TLB for the MMR location of CCSR
764 * to access L2CSR0 register
765 */
766 create_tlb0_entry 0, \
767 0, BOOKE_PAGESZ_4K, \
Tom Rini6a5dccc2022-11-16 13:10:41 -0500768 CFG_SYS_CCSRBAR + 0xC20000, MAS2_I|MAS2_G, \
769 CFG_SYS_CCSRBAR_PHYS_LOW + 0xC20000, MAS3_SW|MAS3_SR, \
770 CFG_SYS_CCSRBAR_PHYS_HIGH, r3
York Sunc3d87b12012-10-08 07:44:08 +0000771
772enable_l2_cluster_l2:
773 /* enable L2 cache */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500774 lis r3, (CFG_SYS_CCSRBAR + 0xC20000)@h
775 ori r3, r3, (CFG_SYS_CCSRBAR + 0xC20000)@l
York Sunc3d87b12012-10-08 07:44:08 +0000776 li r4, 33 /* stash id */
777 stw r4, 4(r3)
778 lis r4, (L2CSR0_L2FI|L2CSR0_L2LFC)@h
779 ori r4, r4, (L2CSR0_L2FI|L2CSR0_L2LFC)@l
780 sync
781 stw r4, 0(r3) /* invalidate L2 */
Aneesh Bansal5661fcc2016-04-18 22:58:33 +0530782 /* Poll till the bits are cleared */
York Sunc3d87b12012-10-08 07:44:08 +00007831: sync
784 lwz r0, 0(r3)
785 twi 0, r0, 0
786 isync
787 and. r1, r0, r4
788 bne 1b
Aneesh Bansal5661fcc2016-04-18 22:58:33 +0530789
790 /* L2PE must be set before L2 cache is enabled */
791 lis r4, (L2CSR0_L2PE)@h
792 ori r4, r4, (L2CSR0_L2PE)@l
793 sync
794 stw r4, 0(r3) /* enable L2 parity/ECC error checking */
795 /* Poll till the bit is set */
7961: sync
797 lwz r0, 0(r3)
798 twi 0, r0, 0
799 isync
800 and. r1, r0, r4
801 beq 1b
802
James Yang718fd952013-03-25 07:39:58 +0000803 lis r4, (L2CSR0_L2E|L2CSR0_L2PE)@h
James Yang284ce502013-03-25 07:40:03 +0000804 ori r4, r4, (L2CSR0_L2REP_MODE)@l
York Sunc3d87b12012-10-08 07:44:08 +0000805 sync
Andy Fleming5631c642013-03-25 07:33:14 +0000806 stw r4, 0(r3) /* enable L2 */
Aneesh Bansal5661fcc2016-04-18 22:58:33 +0530807 /* Poll till the bit is set */
8081: sync
809 lwz r0, 0(r3)
810 twi 0, r0, 0
811 isync
812 and. r1, r0, r4
813 beq 1b
814
York Sunc3d87b12012-10-08 07:44:08 +0000815delete_ccsr_l2_tlb:
Tom Rini6a5dccc2022-11-16 13:10:41 -0500816 delete_tlb0_entry 0, CFG_SYS_CCSRBAR + 0xC20000, MAS2_I|MAS2_G, r3
York Sunc3d87b12012-10-08 07:44:08 +0000817#endif
818
Andy Fleming5631c642013-03-25 07:33:14 +0000819 /*
820 * Enable the L1. On e6500, this has to be done
821 * after the L2 is up.
822 */
823
824#ifdef CONFIG_SYS_CACHE_STASHING
825 /* set stash id to (coreID) * 2 + 32 + L1 CT (0) */
826 li r2,(32 + 0)
827 mtspr L1CSR2,r2
828#endif
829
830 /* Enable/invalidate the I-Cache */
831 lis r2,(L1CSR1_ICFI|L1CSR1_ICLFR)@h
832 ori r2,r2,(L1CSR1_ICFI|L1CSR1_ICLFR)@l
833 mtspr SPRN_L1CSR1,r2
8341:
835 mfspr r3,SPRN_L1CSR1
836 and. r1,r3,r2
837 bne 1b
838
839 lis r3,(L1CSR1_CPE|L1CSR1_ICE)@h
840 ori r3,r3,(L1CSR1_CPE|L1CSR1_ICE)@l
841 mtspr SPRN_L1CSR1,r3
842 isync
8432:
844 mfspr r3,SPRN_L1CSR1
845 andi. r1,r3,L1CSR1_ICE@l
846 beq 2b
847
848 /* Enable/invalidate the D-Cache */
849 lis r2,(L1CSR0_DCFI|L1CSR0_DCLFR)@h
850 ori r2,r2,(L1CSR0_DCFI|L1CSR0_DCLFR)@l
851 mtspr SPRN_L1CSR0,r2
8521:
853 mfspr r3,SPRN_L1CSR0
854 and. r1,r3,r2
855 bne 1b
856
857 lis r3,(L1CSR0_CPE|L1CSR0_DCE)@h
858 ori r3,r3,(L1CSR0_CPE|L1CSR0_DCE)@l
859 mtspr SPRN_L1CSR0,r3
860 isync
8612:
862 mfspr r3,SPRN_L1CSR0
863 andi. r1,r3,L1CSR0_DCE@l
864 beq 2b
Scott Wood80806962012-08-14 10:14:53 +0000865#ifdef CONFIG_SYS_FSL_ERRATUM_A004510
Tom Rini6a5dccc2022-11-16 13:10:41 -0500866#define DCSR_LAWBARH0 (CFG_SYS_CCSRBAR + 0x1000)
Scott Wood80806962012-08-14 10:14:53 +0000867#define LAW_SIZE_1M 0x13
868#define DCSRBAR_LAWAR (LAW_EN | (0x1d << 20) | LAW_SIZE_1M)
869
870 cmpwi r27,0
871 beq 9f
872
873 /*
874 * Create a TLB entry for CCSR
875 *
876 * We're executing out of TLB1 entry in r14, and that's the only
877 * TLB entry that exists. To allocate some TLB entries for our
878 * own use, flip a bit high enough that we won't flip it again
879 * via incrementing.
880 */
881
882 xori r8, r14, 32
883 lis r0, MAS0_TLBSEL(1)@h
884 rlwimi r0, r8, 16, MAS0_ESEL_MSK
885 lis r1, FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_16M)@h
886 ori r1, r1, FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_16M)@l
Tom Rini6a5dccc2022-11-16 13:10:41 -0500887 lis r7, CFG_SYS_CCSRBAR@h
888 ori r7, r7, CFG_SYS_CCSRBAR@l
Scott Wood80806962012-08-14 10:14:53 +0000889 ori r2, r7, MAS2_I|MAS2_G
Tom Rini6a5dccc2022-11-16 13:10:41 -0500890 lis r3, FSL_BOOKE_MAS3(CFG_SYS_CCSRBAR_PHYS_LOW, 0, (MAS3_SW|MAS3_SR))@h
891 ori r3, r3, FSL_BOOKE_MAS3(CFG_SYS_CCSRBAR_PHYS_LOW, 0, (MAS3_SW|MAS3_SR))@l
892 lis r4, CFG_SYS_CCSRBAR_PHYS_HIGH@h
893 ori r4, r4, CFG_SYS_CCSRBAR_PHYS_HIGH@l
Scott Wood80806962012-08-14 10:14:53 +0000894 mtspr MAS0, r0
895 mtspr MAS1, r1
896 mtspr MAS2, r2
897 mtspr MAS3, r3
898 mtspr MAS7, r4
899 isync
900 tlbwe
901 isync
902 msync
903
904 /* Map DCSR temporarily to physical address zero */
905 li r0, 0
906 lis r3, DCSRBAR_LAWAR@h
907 ori r3, r3, DCSRBAR_LAWAR@l
908
909 stw r0, 0xc00(r7) /* LAWBARH0 */
910 stw r0, 0xc04(r7) /* LAWBARL0 */
911 sync
912 stw r3, 0xc08(r7) /* LAWAR0 */
913
914 /* Read back from LAWAR to ensure the update is complete. */
915 lwz r3, 0xc08(r7) /* LAWAR0 */
916 isync
917
918 /* Create a TLB entry for DCSR at zero */
919
920 addi r9, r8, 1
921 lis r0, MAS0_TLBSEL(1)@h
922 rlwimi r0, r9, 16, MAS0_ESEL_MSK
923 lis r1, FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_1M)@h
924 ori r1, r1, FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_1M)@l
925 li r6, 0 /* DCSR effective address */
926 ori r2, r6, MAS2_I|MAS2_G
927 li r3, MAS3_SW|MAS3_SR
928 li r4, 0
929 mtspr MAS0, r0
930 mtspr MAS1, r1
931 mtspr MAS2, r2
932 mtspr MAS3, r3
933 mtspr MAS7, r4
934 isync
935 tlbwe
936 isync
937 msync
938
939 /* enable the timebase */
940#define CTBENR 0xe2084
941 li r3, 1
942 addis r4, r7, CTBENR@ha
943 stw r3, CTBENR@l(r4)
944 lwz r3, CTBENR@l(r4)
945 twi 0,r3,0
946 isync
947
948 .macro erratum_set_ccsr offset value
949 addis r3, r7, \offset@ha
950 lis r4, \value@h
951 addi r3, r3, \offset@l
952 ori r4, r4, \value@l
953 bl erratum_set_value
954 .endm
955
956 .macro erratum_set_dcsr offset value
957 addis r3, r6, \offset@ha
958 lis r4, \value@h
959 addi r3, r3, \offset@l
960 ori r4, r4, \value@l
961 bl erratum_set_value
962 .endm
963
964 erratum_set_dcsr 0xb0e08 0xe0201800
965 erratum_set_dcsr 0xb0e18 0xe0201800
966 erratum_set_dcsr 0xb0e38 0xe0400000
967 erratum_set_dcsr 0xb0008 0x00900000
968 erratum_set_dcsr 0xb0e40 0xe00a0000
Tom Rini376b88a2022-10-28 20:27:13 -0400969 erratum_set_ccsr 0x18600 CFG_SYS_FSL_CORENET_SNOOPVEC_COREONLY
Dave Liu501c0102013-11-28 14:58:08 +0800970#ifdef CONFIG_RAMBOOT_PBL
971 erratum_set_ccsr 0x10f00 0x495e5000
972#else
Scott Wood80806962012-08-14 10:14:53 +0000973 erratum_set_ccsr 0x10f00 0x415e5000
Dave Liu501c0102013-11-28 14:58:08 +0800974#endif
Scott Wood80806962012-08-14 10:14:53 +0000975 erratum_set_ccsr 0x11f00 0x415e5000
976
977 /* Make temp mapping uncacheable again, if it was initially */
978 bl 2f
9792: mflr r3
980 tlbsx 0, r3
981 mfspr r4, MAS2
982 rlwimi r4, r15, 0, MAS2_I
983 rlwimi r4, r15, 0, MAS2_G
984 mtspr MAS2, r4
985 isync
986 tlbwe
987 isync
988 msync
989
990 /* Clear the cache */
991 lis r3,(L1CSR1_ICFI|L1CSR1_ICLFR)@h
992 ori r3,r3,(L1CSR1_ICFI|L1CSR1_ICLFR)@l
993 sync
994 isync
995 mtspr SPRN_L1CSR1,r3
996 isync
9972: sync
998 mfspr r4,SPRN_L1CSR1
999 and. r4,r4,r3
1000 bne 2b
1001
1002 lis r3,(L1CSR1_CPE|L1CSR1_ICE)@h
1003 ori r3,r3,(L1CSR1_CPE|L1CSR1_ICE)@l
1004 sync
1005 isync
1006 mtspr SPRN_L1CSR1,r3
1007 isync
10082: sync
1009 mfspr r4,SPRN_L1CSR1
1010 and. r4,r4,r3
1011 beq 2b
1012
1013 /* Remove temporary mappings */
1014 lis r0, MAS0_TLBSEL(1)@h
1015 rlwimi r0, r9, 16, MAS0_ESEL_MSK
1016 li r3, 0
1017 mtspr MAS0, r0
1018 mtspr MAS1, r3
1019 isync
1020 tlbwe
1021 isync
1022 msync
1023
1024 li r3, 0
1025 stw r3, 0xc08(r7) /* LAWAR0 */
1026 lwz r3, 0xc08(r7)
1027 isync
1028
1029 lis r0, MAS0_TLBSEL(1)@h
1030 rlwimi r0, r8, 16, MAS0_ESEL_MSK
1031 li r3, 0
1032 mtspr MAS0, r0
1033 mtspr MAS1, r3
1034 isync
1035 tlbwe
1036 isync
1037 msync
1038
1039 b 9f
1040
1041 /* r3 = addr, r4 = value, clobbers r5, r11, r12 */
1042erratum_set_value:
1043 /* Lock two cache lines into I-Cache */
1044 sync
1045 mfspr r11, SPRN_L1CSR1
1046 rlwinm r11, r11, 0, ~L1CSR1_ICUL
1047 sync
1048 isync
1049 mtspr SPRN_L1CSR1, r11
1050 isync
1051
1052 mflr r12
1053 bl 5f
10545: mflr r5
1055 addi r5, r5, 2f - 5b
1056 icbtls 0, 0, r5
1057 addi r5, r5, 64
1058
1059 sync
1060 mfspr r11, SPRN_L1CSR1
10613: andi. r11, r11, L1CSR1_ICUL
1062 bne 3b
1063
1064 icbtls 0, 0, r5
1065 addi r5, r5, 64
1066
1067 sync
1068 mfspr r11, SPRN_L1CSR1
10693: andi. r11, r11, L1CSR1_ICUL
1070 bne 3b
1071
1072 b 2f
1073 .align 6
1074 /* Inside a locked cacheline, wait a while, write, then wait a while */
10752: sync
1076
1077 mfspr r5, SPRN_TBRL
1078 addis r11, r5, 0x10000@h /* wait 65536 timebase ticks */
10794: mfspr r5, SPRN_TBRL
1080 subf. r5, r5, r11
1081 bgt 4b
1082
1083 stw r4, 0(r3)
1084
1085 mfspr r5, SPRN_TBRL
1086 addis r11, r5, 0x10000@h /* wait 65536 timebase ticks */
10874: mfspr r5, SPRN_TBRL
1088 subf. r5, r5, r11
1089 bgt 4b
1090
1091 sync
1092
1093 /*
1094 * Fill out the rest of this cache line and the next with nops,
1095 * to ensure that nothing outside the locked area will be
1096 * fetched due to a branch.
1097 */
1098 .rept 19
1099 nop
1100 .endr
1101
1102 sync
1103 mfspr r11, SPRN_L1CSR1
1104 rlwinm r11, r11, 0, ~L1CSR1_ICUL
1105 sync
1106 isync
1107 mtspr SPRN_L1CSR1, r11
1108 isync
1109
1110 mtlr r12
1111 blr
1112
11139:
1114#endif
1115
Timur Tabie769dea2011-08-03 16:30:10 -05001116create_init_ram_area:
Kumar Gala9772ee72008-01-16 22:38:34 -06001117 lis r6,FSL_BOOKE_MAS0(1, 15, 0)@h
1118 ori r6,r6,FSL_BOOKE_MAS0(1, 15, 0)@l
1119
Scott Wood7c810902012-09-20 16:35:21 -05001120#ifdef NOR_BOOT
Mingkai Hu0255cd72009-09-11 14:19:10 +08001121 /* create a temp mapping in AS=1 to the 4M boot window */
York Sun0f2f2a32012-10-08 07:44:07 +00001122 create_tlb1_entry 15, \
1123 1, BOOKE_PAGESZ_4M, \
Tom Rini03becca2022-03-24 17:18:05 -04001124 CONFIG_VAL(SYS_MONITOR_BASE) & 0xffc00000, MAS2_I|MAS2_G, \
York Sun0f2f2a32012-10-08 07:44:07 +00001125 0xffc00000, MAS3_SX|MAS3_SW|MAS3_SR, \
1126 0, r6
Kumar Gala9772ee72008-01-16 22:38:34 -06001127
Udit Agarwald2dd2f72019-11-07 16:11:39 +00001128#elif !defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_NXP_ESBC)
Ruchika Gupta8ca8d822010-12-15 17:02:08 +00001129 /* create a temp mapping in AS = 1 for Flash mapping
1130 * created by PBL for ISBC code
Sumit Gargafaca2a2016-07-14 12:27:52 -04001131 */
York Sun0f2f2a32012-10-08 07:44:07 +00001132 create_tlb1_entry 15, \
1133 1, BOOKE_PAGESZ_1M, \
Tom Rini03becca2022-03-24 17:18:05 -04001134 CONFIG_VAL(SYS_MONITOR_BASE) & 0xfff00000, MAS2_I|MAS2_G, \
Tom Rini6a5dccc2022-11-16 13:10:41 -05001135 CFG_SYS_PBI_FLASH_WINDOW & 0xfff00000, MAS3_SX|MAS3_SW|MAS3_SR, \
York Sun0f2f2a32012-10-08 07:44:07 +00001136 0, r6
Aneesh Bansale0f50152015-06-16 10:36:00 +05301137
Sumit Gargafaca2a2016-07-14 12:27:52 -04001138/*
1139 * For Targets without CONFIG_SPL like P3, P5
1140 * and for targets with CONFIG_SPL like T1, T2, T4, only for
1141 * u-boot-spl i.e. CONFIG_SPL_BUILD
1142 */
Udit Agarwald2dd2f72019-11-07 16:11:39 +00001143#elif defined(CONFIG_RAMBOOT_PBL) && defined(CONFIG_NXP_ESBC) && \
Sumit Gargafaca2a2016-07-14 12:27:52 -04001144 (!defined(CONFIG_SPL) || defined(CONFIG_SPL_BUILD))
Tom Rini03becca2022-03-24 17:18:05 -04001145 /* create a temp mapping in AS = 1 for mapping CONFIG_VAL(SYS_MONITOR_BASE)
Aneesh Bansale0f50152015-06-16 10:36:00 +05301146 * to L3 Address configured by PBL for ISBC code
Sumit Gargafaca2a2016-07-14 12:27:52 -04001147 */
Aneesh Bansale0f50152015-06-16 10:36:00 +05301148 create_tlb1_entry 15, \
1149 1, BOOKE_PAGESZ_1M, \
Tom Rini03becca2022-03-24 17:18:05 -04001150 CONFIG_VAL(SYS_MONITOR_BASE) & 0xfff00000, MAS2_I|MAS2_G, \
Tom Rini6a5dccc2022-11-16 13:10:41 -05001151 CFG_SYS_INIT_L3_ADDR & 0xfff00000, MAS3_SX|MAS3_SW|MAS3_SR, \
Aneesh Bansale0f50152015-06-16 10:36:00 +05301152 0, r6
1153
Mingkai Hu0255cd72009-09-11 14:19:10 +08001154#else
1155 /*
Tom Rini03becca2022-03-24 17:18:05 -04001156 * create a temp mapping in AS=1 to the 1M CONFIG_VAL(SYS_MONITOR_BASE) space, the main
1157 * image has been relocated to CONFIG_VAL(SYS_MONITOR_BASE) on the second stage.
Mingkai Hu0255cd72009-09-11 14:19:10 +08001158 */
York Sun0f2f2a32012-10-08 07:44:07 +00001159 create_tlb1_entry 15, \
1160 1, BOOKE_PAGESZ_1M, \
Tom Rini03becca2022-03-24 17:18:05 -04001161 CONFIG_VAL(SYS_MONITOR_BASE) & 0xfff00000, MAS2_I|MAS2_G, \
1162 CONFIG_VAL(SYS_MONITOR_BASE) & 0xfff00000, MAS3_SX|MAS3_SW|MAS3_SR, \
York Sun0f2f2a32012-10-08 07:44:07 +00001163 0, r6
Mingkai Hu0255cd72009-09-11 14:19:10 +08001164#endif
Kumar Gala9772ee72008-01-16 22:38:34 -06001165
Kumar Gala9772ee72008-01-16 22:38:34 -06001166 /* create a temp mapping in AS=1 to the stack */
Tom Rini6a5dccc2022-11-16 13:10:41 -05001167#if defined(CFG_SYS_INIT_RAM_ADDR_PHYS_LOW) && \
1168 defined(CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH)
York Sun0f2f2a32012-10-08 07:44:07 +00001169 create_tlb1_entry 14, \
1170 1, BOOKE_PAGESZ_16K, \
Tom Rini6a5dccc2022-11-16 13:10:41 -05001171 CFG_SYS_INIT_RAM_ADDR, 0, \
1172 CFG_SYS_INIT_RAM_ADDR_PHYS_LOW, MAS3_SX|MAS3_SW|MAS3_SR, \
1173 CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH, r6
York Sun0f2f2a32012-10-08 07:44:07 +00001174
yorkc6093322010-07-02 22:25:57 +00001175#else
York Sun0f2f2a32012-10-08 07:44:07 +00001176 create_tlb1_entry 14, \
1177 1, BOOKE_PAGESZ_16K, \
Tom Rini6a5dccc2022-11-16 13:10:41 -05001178 CFG_SYS_INIT_RAM_ADDR, 0, \
1179 CFG_SYS_INIT_RAM_ADDR, MAS3_SX|MAS3_SW|MAS3_SR, \
York Sun0f2f2a32012-10-08 07:44:07 +00001180 0, r6
yorkc6093322010-07-02 22:25:57 +00001181#endif
Kumar Gala9772ee72008-01-16 22:38:34 -06001182
Prabhakar Kushwaha8f3e8922012-04-29 23:56:30 +00001183 lis r6,MSR_IS|MSR_DS|MSR_DE@h
1184 ori r6,r6,MSR_IS|MSR_DS|MSR_DE@l
Kumar Gala9772ee72008-01-16 22:38:34 -06001185 lis r7,switch_as@h
1186 ori r7,r7,switch_as@l
1187
1188 mtspr SPRN_SRR0,r7
1189 mtspr SPRN_SRR1,r6
1190 rfi
1191
1192switch_as:
Kumar Gala76e276b2007-08-07 18:07:27 -05001193/* L1 DCache is used for initial RAM */
1194
1195 /* Allocate Initial RAM in data cache.
1196 */
Tom Rini6a5dccc2022-11-16 13:10:41 -05001197 lis r3,CFG_SYS_INIT_RAM_ADDR@h
1198 ori r3,r3,CFG_SYS_INIT_RAM_ADDR@l
Kumar Gala938e14e2008-01-08 01:22:21 -06001199 mfspr r2, L1CFG0
1200 andi. r2, r2, 0x1ff
1201 /* cache size * 1024 / (2 * L1 line size) */
1202 slwi r2, r2, (10 - 1 - L1_CACHE_SHIFT)
Kumar Gala76e276b2007-08-07 18:07:27 -05001203 mtctr r2
1204 li r0,0
12051:
1206 dcbz r0,r3
Ruchika Guptabba41d92017-03-02 14:12:41 +05301207#ifdef CONFIG_E6500 /* Lock/unlock L2 cache long with L1 */
York Sun8d45cc12015-08-17 13:31:52 -07001208 dcbtls 2, r0, r3
Ruchika Guptabba41d92017-03-02 14:12:41 +05301209 dcbtls 0, r0, r3
York Sun8d45cc12015-08-17 13:31:52 -07001210#else
1211 dcbtls 0, r0, r3
1212#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001213 addi r3,r3,CONFIG_SYS_CACHELINE_SIZE
Kumar Gala76e276b2007-08-07 18:07:27 -05001214 bdnz 1b
1215
Andy Flemingf08233c2007-08-14 01:34:21 -05001216 /* Jump out the last 4K page and continue to 'normal' start */
Scott Wood7c810902012-09-20 16:35:21 -05001217#if defined(CONFIG_SYS_RAMBOOT) || defined(CONFIG_SPL)
1218 /* We assume that we're already running at the address we're linked at */
Andy Flemingf08233c2007-08-14 01:34:21 -05001219 b _start_cont
Kumar Gala76e276b2007-08-07 18:07:27 -05001220#else
1221 /* Calculate absolute address in FLASH and jump there */
1222 /*--------------------------------------------------------------*/
Pali Rohár016a3d02022-06-28 17:54:00 +02001223 lis r3,_start_cont@h
1224 ori r3,r3,_start_cont@l
Kumar Gala76e276b2007-08-07 18:07:27 -05001225 mtlr r3
urwithsughosh@gmail.come9f4e342007-09-24 13:36:01 -04001226 blr
Kumar Gala76e276b2007-08-07 18:07:27 -05001227#endif
Andy Flemingf08233c2007-08-14 01:34:21 -05001228
Andy Flemingf08233c2007-08-14 01:34:21 -05001229 .text
Andy Flemingf08233c2007-08-14 01:34:21 -05001230 .globl _start_cont
1231_start_cont:
wdenk9c53f402003-10-15 23:53:47 +00001232 /* Setup the stack in initial RAM,could be L2-as-SRAM or L1 dcache*/
Tom Rini6a5dccc2022-11-16 13:10:41 -05001233 lis r3,(CFG_SYS_INIT_RAM_ADDR)@h
1234 ori r3,r3,((CFG_SYS_INIT_SP_OFFSET-16)&~0xf)@l /* Align to 16 */
mario.six@gdsys.ccd5928cd2016-04-05 15:05:37 +02001235
Simon Glassadad2d02023-09-26 08:14:27 -06001236#if CONFIG_IS_ENABLED(SYS_MALLOC_F)
Tom Rini6a5dccc2022-11-16 13:10:41 -05001237#if CONFIG_VAL(SYS_MALLOC_F_LEN) + GENERATED_GBL_DATA_SIZE > CFG_SYS_INIT_RAM_SIZE
Andy Yanad0ac4b2017-07-24 17:47:27 +08001238#error "SYS_MALLOC_F_LEN too large to fit into initial RAM."
mario.six@gdsys.ccd5928cd2016-04-05 15:05:37 +02001239#endif
1240
1241 /* Leave 16+ byte for back chain termination and NULL return address */
Andy Yanad0ac4b2017-07-24 17:47:27 +08001242 subi r3,r3,((CONFIG_VAL(SYS_MALLOC_F_LEN)+16+15)&~0xf)
mario.six@gdsys.ccd5928cd2016-04-05 15:05:37 +02001243#endif
1244
1245 /* End of RAM */
Tom Rini6a5dccc2022-11-16 13:10:41 -05001246 lis r4,(CFG_SYS_INIT_RAM_ADDR)@h
1247 ori r4,r4,(CFG_SYS_INIT_RAM_SIZE)@l
mario.six@gdsys.ccd5928cd2016-04-05 15:05:37 +02001248
1249 li r0,0
1250
Wolfgang Denk62fb2b42021-09-27 17:42:39 +020012511: subi r4,r4,4
1252 stw r0,0(r4)
1253 cmplw r4,r3
mario.six@gdsys.ccd5928cd2016-04-05 15:05:37 +02001254 bne 1b
1255
Simon Glassadad2d02023-09-26 08:14:27 -06001256#if CONFIG_IS_ENABLED(SYS_MALLOC_F)
Tom Rini4ddbade2022-05-25 12:16:03 -04001257 lis r4,SYS_INIT_SP_ADDR@h
1258 ori r4,r4,SYS_INIT_SP_ADDR@l
mario.six@gdsys.ccd5928cd2016-04-05 15:05:37 +02001259
1260 addi r3,r3,16 /* Pre-relocation malloc area */
1261 stw r3,GD_MALLOC_BASE(r4)
1262 subi r3,r3,16
1263#endif
wdenk9c53f402003-10-15 23:53:47 +00001264 li r0,0
Joakim Tjernlund258120c2012-07-23 10:58:02 +00001265 stw r0,0(r3) /* Terminate Back Chain */
1266 stw r0,+4(r3) /* NULL return address. */
1267 mr r1,r3 /* Transfer to SP(r1) */
wdenk9c53f402003-10-15 23:53:47 +00001268
1269 GET_GOT
Joakim Tjernlundf2c2c302018-12-06 17:20:53 +01001270 /* Needed for -msingle-pic-base */
1271 bl _GLOBAL_OFFSET_TABLE_@local-4
1272 mflr r30
Alexander Grafc3468482014-04-11 17:09:45 +02001273
1274 /* Pass our potential ePAPR device tree pointer to cpu_init_early_f */
1275 mr r3, r24
1276
Kumar Gala9772ee72008-01-16 22:38:34 -06001277 bl cpu_init_early_f
1278
1279 /* switch back to AS = 0 */
1280 lis r3,(MSR_CE|MSR_ME|MSR_DE)@h
1281 ori r3,r3,(MSR_CE|MSR_ME|MSR_DE)@l
1282 mtmsr r3
1283 isync
1284
York Sun695c0c32014-04-30 14:43:47 -07001285 bl cpu_init_f /* return boot_flag for calling board_init_f */
wdenk9c53f402003-10-15 23:53:47 +00001286 bl board_init_f
wdenk13eb2212004-07-09 23:27:13 +00001287 isync
wdenk9c53f402003-10-15 23:53:47 +00001288
Peter Tyser0c44caf2010-09-14 19:13:53 -05001289 /* NOTREACHED - board_init_f() does not return */
1290
Scott Wood7c810902012-09-20 16:35:21 -05001291#ifndef MINIMAL_SPL
wdenk9c53f402003-10-15 23:53:47 +00001292 .globl _start_of_vectors
1293_start_of_vectors:
Andy Flemingf08233c2007-08-14 01:34:21 -05001294
wdenk9c53f402003-10-15 23:53:47 +00001295/* Critical input. */
Andy Flemingf08233c2007-08-14 01:34:21 -05001296 CRIT_EXCEPTION(0x0100, CriticalInput, CritcalInputException)
1297
1298/* Machine check */
1299 MCK_EXCEPTION(0x200, MachineCheck, MachineCheckException)
wdenk9c53f402003-10-15 23:53:47 +00001300
1301/* Data Storage exception. */
1302 STD_EXCEPTION(0x0300, DataStorage, UnknownException)
1303
1304/* Instruction Storage exception. */
1305 STD_EXCEPTION(0x0400, InstStorage, UnknownException)
1306
1307/* External Interrupt exception. */
Andy Flemingf08233c2007-08-14 01:34:21 -05001308 STD_EXCEPTION(0x0500, ExtInterrupt, ExtIntException)
wdenk9c53f402003-10-15 23:53:47 +00001309
1310/* Alignment exception. */
wdenk9c53f402003-10-15 23:53:47 +00001311Alignment:
Rafal Jaworowski06244e42007-06-22 14:58:04 +02001312 EXCEPTION_PROLOG(SRR0, SRR1)
wdenk9c53f402003-10-15 23:53:47 +00001313 mfspr r4,DAR
1314 stw r4,_DAR(r21)
1315 mfspr r5,DSISR
1316 stw r5,_DSISR(r21)
1317 addi r3,r1,STACK_FRAME_OVERHEAD
Scott Woodf21e7582015-04-07 20:20:00 -05001318 EXC_XFER_TEMPLATE(0x600, Alignment, AlignmentException,
1319 MSR_KERNEL, COPY_EE)
wdenk9c53f402003-10-15 23:53:47 +00001320
1321/* Program check exception */
wdenk9c53f402003-10-15 23:53:47 +00001322ProgramCheck:
Rafal Jaworowski06244e42007-06-22 14:58:04 +02001323 EXCEPTION_PROLOG(SRR0, SRR1)
wdenk9c53f402003-10-15 23:53:47 +00001324 addi r3,r1,STACK_FRAME_OVERHEAD
Scott Woodf21e7582015-04-07 20:20:00 -05001325 EXC_XFER_TEMPLATE(0x700, ProgramCheck, ProgramCheckException,
Joakim Tjernlund4ff6bc02010-01-19 14:41:55 +01001326 MSR_KERNEL, COPY_EE)
wdenk9c53f402003-10-15 23:53:47 +00001327
1328 /* No FPU on MPC85xx. This exception is not supposed to happen.
1329 */
1330 STD_EXCEPTION(0x0800, FPUnavailable, UnknownException)
Scott Wood5b4d7ff2015-04-07 20:20:01 -05001331 STD_EXCEPTION(0x0900, SystemCall, UnknownException)
wdenkf3da7cc2005-05-13 22:49:36 +00001332 STD_EXCEPTION(0x0a00, Decrementer, timer_interrupt)
1333 STD_EXCEPTION(0x0b00, IntervalTimer, UnknownException)
1334 STD_EXCEPTION(0x0c00, WatchdogTimer, UnknownException)
wdenk9c53f402003-10-15 23:53:47 +00001335
wdenkf3da7cc2005-05-13 22:49:36 +00001336 STD_EXCEPTION(0x0d00, DataTLBError, UnknownException)
1337 STD_EXCEPTION(0x0e00, InstructionTLBError, UnknownException)
wdenk9c53f402003-10-15 23:53:47 +00001338
wdenkf3da7cc2005-05-13 22:49:36 +00001339 CRIT_EXCEPTION(0x0f00, DebugBreakpoint, DebugException )
wdenk9c53f402003-10-15 23:53:47 +00001340
wdenkf3da7cc2005-05-13 22:49:36 +00001341 .globl _end_of_vectors
wdenk9c53f402003-10-15 23:53:47 +00001342_end_of_vectors:
1343
1344
Andy Flemingf08233c2007-08-14 01:34:21 -05001345 . = . + (0x100 - ( . & 0xff )) /* align for debug */
wdenk9c53f402003-10-15 23:53:47 +00001346
1347/*
1348 * This code finishes saving the registers to the exception frame
1349 * and jumps to the appropriate handler for the exception.
1350 * Register r21 is pointer into trap frame, r1 has new stack pointer.
Scott Woodf21e7582015-04-07 20:20:00 -05001351 * r23 is the address of the handler.
wdenk9c53f402003-10-15 23:53:47 +00001352 */
1353 .globl transfer_to_handler
1354transfer_to_handler:
wdenk9c53f402003-10-15 23:53:47 +00001355 SAVE_GPR(7, r21)
1356 SAVE_4GPRS(8, r21)
1357 SAVE_8GPRS(12, r21)
1358 SAVE_8GPRS(24, r21)
1359
wdenk9c53f402003-10-15 23:53:47 +00001360 li r22,0
1361 stw r22,RESULT(r21)
1362 mtspr SPRG2,r22 /* r1 is now kernel sp */
1363
Scott Woodf21e7582015-04-07 20:20:00 -05001364 mtctr r23 /* virtual address of handler */
1365 mtmsr r20
1366 bctrl
wdenk9c53f402003-10-15 23:53:47 +00001367
1368int_return:
1369 mfmsr r28 /* Disable interrupts */
1370 li r4,0
1371 ori r4,r4,MSR_EE
1372 andc r28,r28,r4
1373 SYNC /* Some chip revs need this... */
1374 mtmsr r28
1375 SYNC
1376 lwz r2,_CTR(r1)
1377 lwz r0,_LINK(r1)
1378 mtctr r2
1379 mtlr r0
1380 lwz r2,_XER(r1)
1381 lwz r0,_CCR(r1)
1382 mtspr XER,r2
1383 mtcrf 0xFF,r0
1384 REST_10GPRS(3, r1)
1385 REST_10GPRS(13, r1)
1386 REST_8GPRS(23, r1)
1387 REST_GPR(31, r1)
1388 lwz r2,_NIP(r1) /* Restore environment */
1389 lwz r0,_MSR(r1)
1390 mtspr SRR0,r2
1391 mtspr SRR1,r0
1392 lwz r0,GPR0(r1)
1393 lwz r2,GPR2(r1)
1394 lwz r1,GPR1(r1)
1395 SYNC
1396 rfi
1397
wdenk9c53f402003-10-15 23:53:47 +00001398/* Cache functions.
1399*/
Matthew McClintockc83e7ef2011-05-23 08:38:53 +00001400.globl flush_icache
1401flush_icache:
Kumar Gala32090b32008-09-22 14:11:10 -05001402.globl invalidate_icache
wdenk9c53f402003-10-15 23:53:47 +00001403invalidate_icache:
1404 mfspr r0,L1CSR1
Andy Flemingf08233c2007-08-14 01:34:21 -05001405 ori r0,r0,L1CSR1_ICFI
1406 msync
1407 isync
wdenk9c53f402003-10-15 23:53:47 +00001408 mtspr L1CSR1,r0
1409 isync
Andy Flemingf08233c2007-08-14 01:34:21 -05001410 blr /* entire I cache */
wdenk9c53f402003-10-15 23:53:47 +00001411
Kumar Gala32090b32008-09-22 14:11:10 -05001412.globl invalidate_dcache
wdenk9c53f402003-10-15 23:53:47 +00001413invalidate_dcache:
1414 mfspr r0,L1CSR0
Andy Flemingf08233c2007-08-14 01:34:21 -05001415 ori r0,r0,L1CSR0_DCFI
wdenk9c53f402003-10-15 23:53:47 +00001416 msync
1417 isync
1418 mtspr L1CSR0,r0
1419 isync
1420 blr
1421
1422 .globl icache_enable
1423icache_enable:
1424 mflr r8
1425 bl invalidate_icache
1426 mtlr r8
1427 isync
1428 mfspr r4,L1CSR1
Mark Marshallf2770f42017-01-24 15:40:23 +01001429 ori r4,r4,(L1CSR1_CPE | L1CSR1_ICE)@l
1430 oris r4,r4,(L1CSR1_CPE | L1CSR1_ICE)@h
wdenk9c53f402003-10-15 23:53:47 +00001431 mtspr L1CSR1,r4
1432 isync
1433 blr
1434
1435 .globl icache_disable
1436icache_disable:
1437 mfspr r0,L1CSR1
Andy Flemingf08233c2007-08-14 01:34:21 -05001438 lis r3,0
1439 ori r3,r3,L1CSR1_ICE
1440 andc r0,r0,r3
wdenk9c53f402003-10-15 23:53:47 +00001441 mtspr L1CSR1,r0
1442 isync
1443 blr
1444
1445 .globl icache_status
1446icache_status:
1447 mfspr r3,L1CSR1
Andy Flemingf08233c2007-08-14 01:34:21 -05001448 andi. r3,r3,L1CSR1_ICE
wdenk9c53f402003-10-15 23:53:47 +00001449 blr
1450
1451 .globl dcache_enable
1452dcache_enable:
1453 mflr r8
1454 bl invalidate_dcache
1455 mtlr r8
1456 isync
1457 mfspr r0,L1CSR0
Mark Marshallf2770f42017-01-24 15:40:23 +01001458 ori r0,r0,(L1CSR0_CPE | L1CSR0_DCE)@l
1459 oris r0,r0,(L1CSR0_CPE | L1CSR0_DCE)@h
wdenk9c53f402003-10-15 23:53:47 +00001460 msync
1461 isync
1462 mtspr L1CSR0,r0
1463 isync
1464 blr
1465
1466 .globl dcache_disable
1467dcache_disable:
Andy Flemingf08233c2007-08-14 01:34:21 -05001468 mfspr r3,L1CSR0
1469 lis r4,0
1470 ori r4,r4,L1CSR0_DCE
1471 andc r3,r3,r4
Kumar Galafa103bf2011-01-05 10:33:46 -06001472 mtspr L1CSR0,r3
wdenk9c53f402003-10-15 23:53:47 +00001473 isync
1474 blr
1475
1476 .globl dcache_status
1477dcache_status:
1478 mfspr r3,L1CSR0
Andy Flemingf08233c2007-08-14 01:34:21 -05001479 andi. r3,r3,L1CSR0_DCE
wdenk9c53f402003-10-15 23:53:47 +00001480 blr
1481
wdenk9c53f402003-10-15 23:53:47 +00001482/*------------------------------------------------------------------------------- */
1483/* Function: in8 */
1484/* Description: Input 8 bits */
1485/*------------------------------------------------------------------------------- */
1486 .globl in8
1487in8:
1488 lbz r3,0x0000(r3)
1489 blr
1490
1491/*------------------------------------------------------------------------------- */
1492/* Function: out8 */
1493/* Description: Output 8 bits */
1494/*------------------------------------------------------------------------------- */
1495 .globl out8
1496out8:
1497 stb r4,0x0000(r3)
Ed Swarthout7d6be302007-09-26 16:35:54 -05001498 sync
wdenk9c53f402003-10-15 23:53:47 +00001499 blr
1500
1501/*------------------------------------------------------------------------------- */
1502/* Function: out16 */
1503/* Description: Output 16 bits */
1504/*------------------------------------------------------------------------------- */
1505 .globl out16
1506out16:
1507 sth r4,0x0000(r3)
Ed Swarthout7d6be302007-09-26 16:35:54 -05001508 sync
wdenk9c53f402003-10-15 23:53:47 +00001509 blr
1510
1511/*------------------------------------------------------------------------------- */
1512/* Function: out16r */
1513/* Description: Byte reverse and output 16 bits */
1514/*------------------------------------------------------------------------------- */
1515 .globl out16r
1516out16r:
1517 sthbrx r4,r0,r3
Ed Swarthout7d6be302007-09-26 16:35:54 -05001518 sync
wdenk9c53f402003-10-15 23:53:47 +00001519 blr
1520
1521/*------------------------------------------------------------------------------- */
1522/* Function: out32 */
1523/* Description: Output 32 bits */
1524/*------------------------------------------------------------------------------- */
1525 .globl out32
1526out32:
1527 stw r4,0x0000(r3)
Ed Swarthout7d6be302007-09-26 16:35:54 -05001528 sync
wdenk9c53f402003-10-15 23:53:47 +00001529 blr
1530
1531/*------------------------------------------------------------------------------- */
1532/* Function: out32r */
1533/* Description: Byte reverse and output 32 bits */
1534/*------------------------------------------------------------------------------- */
1535 .globl out32r
1536out32r:
1537 stwbrx r4,r0,r3
Ed Swarthout7d6be302007-09-26 16:35:54 -05001538 sync
wdenk9c53f402003-10-15 23:53:47 +00001539 blr
1540
1541/*------------------------------------------------------------------------------- */
1542/* Function: in16 */
1543/* Description: Input 16 bits */
1544/*------------------------------------------------------------------------------- */
1545 .globl in16
1546in16:
1547 lhz r3,0x0000(r3)
1548 blr
1549
1550/*------------------------------------------------------------------------------- */
1551/* Function: in16r */
1552/* Description: Input 16 bits and byte reverse */
1553/*------------------------------------------------------------------------------- */
1554 .globl in16r
1555in16r:
1556 lhbrx r3,r0,r3
1557 blr
1558
1559/*------------------------------------------------------------------------------- */
1560/* Function: in32 */
1561/* Description: Input 32 bits */
1562/*------------------------------------------------------------------------------- */
1563 .globl in32
1564in32:
1565 lwz 3,0x0000(3)
1566 blr
1567
1568/*------------------------------------------------------------------------------- */
1569/* Function: in32r */
1570/* Description: Input 32 bits and byte reverse */
1571/*------------------------------------------------------------------------------- */
1572 .globl in32r
1573in32r:
1574 lwbrx r3,r0,r3
1575 blr
Scott Wood7c810902012-09-20 16:35:21 -05001576#endif /* !MINIMAL_SPL */
wdenk9c53f402003-10-15 23:53:47 +00001577
wdenk9c53f402003-10-15 23:53:47 +00001578/*------------------------------------------------------------------------------*/
1579
1580/*
Kumar Galac417c912009-09-11 11:27:00 -05001581 * void write_tlb(mas0, mas1, mas2, mas3, mas7)
1582 */
1583 .globl write_tlb
1584write_tlb:
1585 mtspr MAS0,r3
1586 mtspr MAS1,r4
1587 mtspr MAS2,r5
1588 mtspr MAS3,r6
1589#ifdef CONFIG_ENABLE_36BIT_PHYS
1590 mtspr MAS7,r7
1591#endif
1592 li r3,0
1593#ifdef CONFIG_SYS_BOOK3E_HV
1594 mtspr MAS8,r3
1595#endif
1596 isync
1597 tlbwe
1598 msync
1599 isync
1600 blr
1601
1602/*
Simon Glass284f71b2019-12-28 10:44:45 -07001603 * void relocate_code(addr_sp, gd, addr_moni)
wdenk9c53f402003-10-15 23:53:47 +00001604 *
1605 * This "function" does not return, instead it continues in RAM
1606 * after relocating the monitor code.
1607 *
1608 * r3 = dest
1609 * r4 = src
1610 * r5 = length in bytes
1611 * r6 = cachelinesize
1612 */
1613 .globl relocate_code
1614relocate_code:
Andy Flemingf08233c2007-08-14 01:34:21 -05001615 mr r1,r3 /* Set new stack pointer */
1616 mr r9,r4 /* Save copy of Init Data pointer */
1617 mr r10,r5 /* Save copy of Destination Address */
wdenk9c53f402003-10-15 23:53:47 +00001618
Joakim Tjernlund3fbaa4d2010-01-19 14:41:56 +01001619 GET_GOT
Martin Fäcknitz81005362023-10-20 01:06:55 +02001620#if !defined(CONFIG_SPL_SKIP_RELOCATE) || !defined(CONFIG_SPL_BUILD)
Andy Flemingf08233c2007-08-14 01:34:21 -05001621 mr r3,r5 /* Destination Address */
Tom Rini03becca2022-03-24 17:18:05 -04001622 lis r4,CONFIG_VAL(SYS_MONITOR_BASE)@h /* Source Address */
1623 ori r4,r4,CONFIG_VAL(SYS_MONITOR_BASE)@l
wdenk9c53f402003-10-15 23:53:47 +00001624 lwz r5,GOT(__init_end)
1625 sub r5,r5,r4
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001626 li r6,CONFIG_SYS_CACHELINE_SIZE /* Cache Line Size */
wdenk9c53f402003-10-15 23:53:47 +00001627
1628 /*
1629 * Fix GOT pointer:
1630 *
Tom Rini03becca2022-03-24 17:18:05 -04001631 * New GOT-PTR = (old GOT-PTR - CONFIG_VAL(SYS_MONITOR_BASE)) + Destination Address
wdenk9c53f402003-10-15 23:53:47 +00001632 *
1633 * Offset:
1634 */
Andy Flemingf08233c2007-08-14 01:34:21 -05001635 sub r15,r10,r4
wdenk9c53f402003-10-15 23:53:47 +00001636
1637 /* First our own GOT */
Joakim Tjernlund3fbaa4d2010-01-19 14:41:56 +01001638 add r12,r12,r15
wdenk9c53f402003-10-15 23:53:47 +00001639 /* the the one used by the C code */
Andy Flemingf08233c2007-08-14 01:34:21 -05001640 add r30,r30,r15
wdenk9c53f402003-10-15 23:53:47 +00001641
1642 /*
1643 * Now relocate code
1644 */
1645
1646 cmplw cr1,r3,r4
1647 addi r0,r5,3
1648 srwi. r0,r0,2
1649 beq cr1,4f /* In place copy is not necessary */
1650 beq 7f /* Protect against 0 count */
1651 mtctr r0
1652 bge cr1,2f
1653
1654 la r8,-4(r4)
1655 la r7,-4(r3)
16561: lwzu r0,4(r8)
1657 stwu r0,4(r7)
1658 bdnz 1b
1659 b 4f
1660
16612: slwi r0,r0,2
1662 add r8,r4,r0
1663 add r7,r3,r0
16643: lwzu r0,-4(r8)
1665 stwu r0,-4(r7)
1666 bdnz 3b
1667
1668/*
1669 * Now flush the cache: note that we must start from a cache aligned
1670 * address. Otherwise we might miss one cache line.
1671 */
16724: cmpwi r6,0
1673 add r5,r3,r5
1674 beq 7f /* Always flush prefetch queue in any case */
1675 subi r0,r6,1
1676 andc r3,r3,r0
1677 mr r4,r3
16785: dcbst 0,r4
1679 add r4,r4,r6
1680 cmplw r4,r5
1681 blt 5b
1682 sync /* Wait for all dcbst to complete on bus */
1683 mr r4,r3
16846: icbi 0,r4
1685 add r4,r4,r6
1686 cmplw r4,r5
1687 blt 6b
16887: sync /* Wait for all icbi to complete on bus */
1689 isync
1690
1691/*
1692 * We are done. Do not return, instead branch to second part of board
1693 * initialization, now running from RAM.
1694 */
1695
Pali Rohár18209f72022-06-16 14:19:44 +02001696 addi r0,r10,in_ram - CONFIG_VAL(SYS_MONITOR_BASE)
Prabhakar Kushwahabc8d57c2012-04-29 23:56:43 +00001697
1698 /*
1699 * As IVPR is going to point RAM address,
1700 * Make sure IVOR15 has valid opcode to support debugger
1701 */
1702 mtspr IVOR15,r0
1703
1704 /*
1705 * Re-point the IVPR at RAM
1706 */
1707 mtspr IVPR,r10
1708
wdenk9c53f402003-10-15 23:53:47 +00001709 mtlr r0
1710 blr /* NEVER RETURNS! */
Prabhakar Kushwaha6e2b9a32014-04-08 19:12:31 +05301711#endif
Andy Flemingf08233c2007-08-14 01:34:21 -05001712 .globl in_ram
wdenk9c53f402003-10-15 23:53:47 +00001713in_ram:
1714
1715 /*
Joakim Tjernlund3fbaa4d2010-01-19 14:41:56 +01001716 * Relocation Function, r12 point to got2+0x8000
wdenk9c53f402003-10-15 23:53:47 +00001717 *
1718 * Adjust got2 pointers, no need to check for 0, this code
1719 * already puts a few entries in the table.
1720 */
1721 li r0,__got2_entries@sectoff@l
1722 la r3,GOT(_GOT2_TABLE_)
1723 lwz r11,GOT(_GOT2_TABLE_)
1724 mtctr r0
1725 sub r11,r3,r11
1726 addi r3,r3,-4
17271: lwzu r0,4(r3)
Joakim Tjernlund4f2fdac2009-10-08 02:03:51 +02001728 cmpwi r0,0
1729 beq- 2f
wdenk9c53f402003-10-15 23:53:47 +00001730 add r0,r0,r11
1731 stw r0,0(r3)
Joakim Tjernlund4f2fdac2009-10-08 02:03:51 +020017322: bdnz 1b
wdenk9c53f402003-10-15 23:53:47 +00001733
1734 /*
1735 * Now adjust the fixups and the pointers to the fixups
1736 * in case we need to move ourselves again.
1737 */
Joakim Tjernlund4f2fdac2009-10-08 02:03:51 +02001738 li r0,__fixup_entries@sectoff@l
wdenk9c53f402003-10-15 23:53:47 +00001739 lwz r3,GOT(_FIXUP_TABLE_)
1740 cmpwi r0,0
1741 mtctr r0
1742 addi r3,r3,-4
1743 beq 4f
17443: lwzu r4,4(r3)
1745 lwzux r0,r4,r11
Joakim Tjernlundc61b25a2010-10-14 11:51:44 +02001746 cmpwi r0,0
wdenk9c53f402003-10-15 23:53:47 +00001747 add r0,r0,r11
Joakim Tjernlund401b5922010-11-04 19:02:00 +01001748 stw r4,0(r3)
Joakim Tjernlundc61b25a2010-10-14 11:51:44 +02001749 beq- 5f
wdenk9c53f402003-10-15 23:53:47 +00001750 stw r0,0(r4)
Joakim Tjernlundc61b25a2010-10-14 11:51:44 +020017515: bdnz 3b
wdenk9c53f402003-10-15 23:53:47 +000017524:
1753clear_bss:
1754 /*
1755 * Now clear BSS segment
1756 */
1757 lwz r3,GOT(__bss_start)
Simon Glassed70c8f2013-03-14 06:54:53 +00001758 lwz r4,GOT(__bss_end)
wdenk9c53f402003-10-15 23:53:47 +00001759
Andy Flemingf08233c2007-08-14 01:34:21 -05001760 cmplw 0,r3,r4
wdenk9c53f402003-10-15 23:53:47 +00001761 beq 6f
1762
Andy Flemingf08233c2007-08-14 01:34:21 -05001763 li r0,0
wdenk9c53f402003-10-15 23:53:47 +000017645:
Andy Flemingf08233c2007-08-14 01:34:21 -05001765 stw r0,0(r3)
1766 addi r3,r3,4
1767 cmplw 0,r3,r4
Ying Zhang5ca62f22013-06-07 17:25:16 +08001768 blt 5b
wdenk9c53f402003-10-15 23:53:47 +000017696:
1770
Andy Flemingf08233c2007-08-14 01:34:21 -05001771 mr r3,r9 /* Init Data pointer */
1772 mr r4,r10 /* Destination Address */
wdenk9c53f402003-10-15 23:53:47 +00001773 bl board_init_r
1774
Scott Wood7c810902012-09-20 16:35:21 -05001775#ifndef MINIMAL_SPL
wdenk9c53f402003-10-15 23:53:47 +00001776 /*
1777 * Copy exception vector code to low memory
1778 *
1779 * r3: dest_addr
1780 * r7: source address, r8: end address, r9: target address
1781 */
wdenkf3da7cc2005-05-13 22:49:36 +00001782 .globl trap_init
wdenk9c53f402003-10-15 23:53:47 +00001783trap_init:
Scott Woodc4dfbee2015-04-23 20:01:56 -05001784 mflr r11
1785 bl _GLOBAL_OFFSET_TABLE_-4
1786 mflr r12
1787
Scott Woodf21e7582015-04-07 20:20:00 -05001788 /* Update IVORs as per relocation */
1789 mtspr IVPR,r3
wdenk9c53f402003-10-15 23:53:47 +00001790
Scott Woodc4dfbee2015-04-23 20:01:56 -05001791 lwz r4,CriticalInput@got(r12)
Scott Woodf21e7582015-04-07 20:20:00 -05001792 mtspr IVOR0,r4 /* 0: Critical input */
Scott Woodc4dfbee2015-04-23 20:01:56 -05001793 lwz r4,MachineCheck@got(r12)
Scott Woodf21e7582015-04-07 20:20:00 -05001794 mtspr IVOR1,r4 /* 1: Machine check */
Scott Woodc4dfbee2015-04-23 20:01:56 -05001795 lwz r4,DataStorage@got(r12)
Scott Woodf21e7582015-04-07 20:20:00 -05001796 mtspr IVOR2,r4 /* 2: Data storage */
Scott Woodc4dfbee2015-04-23 20:01:56 -05001797 lwz r4,InstStorage@got(r12)
Scott Woodf21e7582015-04-07 20:20:00 -05001798 mtspr IVOR3,r4 /* 3: Instruction storage */
Scott Woodc4dfbee2015-04-23 20:01:56 -05001799 lwz r4,ExtInterrupt@got(r12)
Scott Woodf21e7582015-04-07 20:20:00 -05001800 mtspr IVOR4,r4 /* 4: External interrupt */
Scott Woodc4dfbee2015-04-23 20:01:56 -05001801 lwz r4,Alignment@got(r12)
Scott Woodf21e7582015-04-07 20:20:00 -05001802 mtspr IVOR5,r4 /* 5: Alignment */
Scott Woodc4dfbee2015-04-23 20:01:56 -05001803 lwz r4,ProgramCheck@got(r12)
Scott Woodf21e7582015-04-07 20:20:00 -05001804 mtspr IVOR6,r4 /* 6: Program check */
Scott Woodc4dfbee2015-04-23 20:01:56 -05001805 lwz r4,FPUnavailable@got(r12)
Scott Woodf21e7582015-04-07 20:20:00 -05001806 mtspr IVOR7,r4 /* 7: floating point unavailable */
Scott Woodc4dfbee2015-04-23 20:01:56 -05001807 lwz r4,SystemCall@got(r12)
Scott Woodf21e7582015-04-07 20:20:00 -05001808 mtspr IVOR8,r4 /* 8: System call */
Prabhakar Kushwahaf8387862012-02-14 22:49:49 +00001809 /* 9: Auxiliary processor unavailable(unsupported) */
Scott Woodc4dfbee2015-04-23 20:01:56 -05001810 lwz r4,Decrementer@got(r12)
Scott Woodf21e7582015-04-07 20:20:00 -05001811 mtspr IVOR10,r4 /* 10: Decrementer */
Scott Woodc4dfbee2015-04-23 20:01:56 -05001812 lwz r4,IntervalTimer@got(r12)
Scott Woodf21e7582015-04-07 20:20:00 -05001813 mtspr IVOR11,r4 /* 11: Interval timer */
Scott Woodc4dfbee2015-04-23 20:01:56 -05001814 lwz r4,WatchdogTimer@got(r12)
Scott Woodf21e7582015-04-07 20:20:00 -05001815 mtspr IVOR12,r4 /* 12: Watchdog timer */
Scott Woodc4dfbee2015-04-23 20:01:56 -05001816 lwz r4,DataTLBError@got(r12)
Scott Woodf21e7582015-04-07 20:20:00 -05001817 mtspr IVOR13,r4 /* 13: Data TLB error */
Scott Woodc4dfbee2015-04-23 20:01:56 -05001818 lwz r4,InstructionTLBError@got(r12)
Scott Woodf21e7582015-04-07 20:20:00 -05001819 mtspr IVOR14,r4 /* 14: Instruction TLB error */
Scott Woodc4dfbee2015-04-23 20:01:56 -05001820 lwz r4,DebugBreakpoint@got(r12)
Scott Woodf21e7582015-04-07 20:20:00 -05001821 mtspr IVOR15,r4 /* 15: Debug */
wdenk9c53f402003-10-15 23:53:47 +00001822
Scott Woodc4dfbee2015-04-23 20:01:56 -05001823 mtlr r11
wdenk9c53f402003-10-15 23:53:47 +00001824 blr
1825
wdenk9c53f402003-10-15 23:53:47 +00001826.globl unlock_ram_in_cache
1827unlock_ram_in_cache:
1828 /* invalidate the INIT_RAM section */
Tom Rini6a5dccc2022-11-16 13:10:41 -05001829 lis r3,(CFG_SYS_INIT_RAM_ADDR & ~(CONFIG_SYS_CACHELINE_SIZE-1))@h
1830 ori r3,r3,(CFG_SYS_INIT_RAM_ADDR & ~(CONFIG_SYS_CACHELINE_SIZE-1))@l
Kumar Gala938e14e2008-01-08 01:22:21 -06001831 mfspr r4,L1CFG0
1832 andi. r4,r4,0x1ff
1833 slwi r4,r4,(10 - 1 - L1_CACHE_SHIFT)
Andy Flemingf08233c2007-08-14 01:34:21 -05001834 mtctr r4
Kumar Gala2a441212008-02-27 16:30:47 -060018351: dcbi r0,r3
Ruchika Guptabba41d92017-03-02 14:12:41 +05301836#ifdef CONFIG_E6500 /* lock/unlock L2 cache long with L1 */
York Sun8d45cc12015-08-17 13:31:52 -07001837 dcblc 2, r0, r3
Ruchika Guptabba41d92017-03-02 14:12:41 +05301838 dcblc 0, r0, r3
York Sun8d45cc12015-08-17 13:31:52 -07001839#else
York Sun52bf1022013-04-05 13:07:13 +00001840 dcblc r0,r3
York Sun8d45cc12015-08-17 13:31:52 -07001841#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001842 addi r3,r3,CONFIG_SYS_CACHELINE_SIZE
wdenk9c53f402003-10-15 23:53:47 +00001843 bdnz 1b
Kumar Gala2a441212008-02-27 16:30:47 -06001844 sync
Andy Fleming5ba61fe2008-02-27 14:29:58 -06001845
1846 /* Invalidate the TLB entries for the cache */
Tom Rini6a5dccc2022-11-16 13:10:41 -05001847 lis r3,CFG_SYS_INIT_RAM_ADDR@h
1848 ori r3,r3,CFG_SYS_INIT_RAM_ADDR@l
Andy Fleming5ba61fe2008-02-27 14:29:58 -06001849 tlbivax 0,r3
1850 addi r3,r3,0x1000
1851 tlbivax 0,r3
1852 addi r3,r3,0x1000
1853 tlbivax 0,r3
1854 addi r3,r3,0x1000
1855 tlbivax 0,r3
wdenk9c53f402003-10-15 23:53:47 +00001856 isync
1857 blr
Kumar Gala32090b32008-09-22 14:11:10 -05001858
1859.globl flush_dcache
1860flush_dcache:
1861 mfspr r3,SPRN_L1CFG0
1862
1863 rlwinm r5,r3,9,3 /* Extract cache block size */
1864 twlgti r5,1 /* Only 32 and 64 byte cache blocks
1865 * are currently defined.
1866 */
1867 li r4,32
1868 subfic r6,r5,2 /* r6 = log2(1KiB / cache block size) -
1869 * log2(number of ways)
1870 */
1871 slw r5,r4,r5 /* r5 = cache block size */
1872
1873 rlwinm r7,r3,0,0xff /* Extract number of KiB in the cache */
1874 mulli r7,r7,13 /* An 8-way cache will require 13
1875 * loads per set.
1876 */
1877 slw r7,r7,r6
1878
1879 /* save off HID0 and set DCFA */
1880 mfspr r8,SPRN_HID0
1881 ori r9,r8,HID0_DCFA@l
1882 mtspr SPRN_HID0,r9
1883 isync
1884
1885 lis r4,0
1886 mtctr r7
1887
18881: lwz r3,0(r4) /* Load... */
1889 add r4,r4,r5
1890 bdnz 1b
1891
1892 msync
1893 lis r4,0
1894 mtctr r7
1895
18961: dcbf 0,r4 /* ...and flush. */
1897 add r4,r4,r5
1898 bdnz 1b
1899
1900 /* restore HID0 */
1901 mtspr SPRN_HID0,r8
1902 isync
1903
1904 blr
Scott Wood7c810902012-09-20 16:35:21 -05001905#endif /* !MINIMAL_SPL */