blob: 2a2b8dd806b72b53c97eb8c00773f55bf1fdfbf9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jason Liudec11122011-11-25 00:18:02 +00002/*
3 * Copyright 2011 Freescale Semiconductor, Inc. All Rights Reserved.
Jason Liudec11122011-11-25 00:18:02 +00004 */
5
6#ifndef __ARCH_ARM_MACH_MX6_CCM_REGS_H__
7#define __ARCH_ARM_MACH_MX6_CCM_REGS_H__
8
Fabio Estevamd92fe0e2013-04-17 13:09:56 +00009#define CCM_CCOSR 0x020c4060
Eric Nelson49d097f2013-02-19 10:07:02 +000010#define CCM_CCGR0 0x020C4068
11#define CCM_CCGR1 0x020C406c
12#define CCM_CCGR2 0x020C4070
13#define CCM_CCGR3 0x020C4074
14#define CCM_CCGR4 0x020C4078
15#define CCM_CCGR5 0x020C407c
16#define CCM_CCGR6 0x020C4080
17
18#define PMU_MISC2 0x020C8170
19
20#ifndef __ASSEMBLY__
Fabio Estevam6479f512012-04-29 08:11:13 +000021struct mxc_ccm_reg {
Jason Liudec11122011-11-25 00:18:02 +000022 u32 ccr; /* 0x0000 */
23 u32 ccdr;
24 u32 csr;
25 u32 ccsr;
26 u32 cacrr; /* 0x0010*/
27 u32 cbcdr;
28 u32 cbcmr;
29 u32 cscmr1;
30 u32 cscmr2; /* 0x0020 */
31 u32 cscdr1;
32 u32 cs1cdr;
33 u32 cs2cdr;
34 u32 cdcdr; /* 0x0030 */
Eric Nelson4b545512012-09-17 10:20:50 +000035 u32 chsccdr;
Jason Liudec11122011-11-25 00:18:02 +000036 u32 cscdr2;
37 u32 cscdr3;
38 u32 cscdr4; /* 0x0040 */
39 u32 resv0;
40 u32 cdhipr;
41 u32 cdcr;
42 u32 ctor; /* 0x0050 */
43 u32 clpcr;
44 u32 cisr;
45 u32 cimr;
46 u32 ccosr; /* 0x0060 */
47 u32 cgpr;
48 u32 CCGR0;
49 u32 CCGR1;
50 u32 CCGR2; /* 0x0070 */
51 u32 CCGR3;
52 u32 CCGR4;
53 u32 CCGR5;
54 u32 CCGR6; /* 0x0080 */
55 u32 CCGR7;
56 u32 cmeor;
57 u32 resv[0xfdd];
58 u32 analog_pll_sys; /* 0x4000 */
59 u32 analog_pll_sys_set;
60 u32 analog_pll_sys_clr;
61 u32 analog_pll_sys_tog;
62 u32 analog_usb1_pll_480_ctrl; /* 0x4010 */
63 u32 analog_usb1_pll_480_ctrl_set;
64 u32 analog_usb1_pll_480_ctrl_clr;
65 u32 analog_usb1_pll_480_ctrl_tog;
66 u32 analog_reserved0[4];
67 u32 analog_pll_528; /* 0x4030 */
68 u32 analog_pll_528_set;
69 u32 analog_pll_528_clr;
70 u32 analog_pll_528_tog;
71 u32 analog_pll_528_ss; /* 0x4040 */
72 u32 analog_reserved1[3];
73 u32 analog_pll_528_num; /* 0x4050 */
74 u32 analog_reserved2[3];
75 u32 analog_pll_528_denom; /* 0x4060 */
76 u32 analog_reserved3[3];
77 u32 analog_pll_audio; /* 0x4070 */
78 u32 analog_pll_audio_set;
79 u32 analog_pll_audio_clr;
80 u32 analog_pll_audio_tog;
81 u32 analog_pll_audio_num; /* 0x4080*/
82 u32 analog_reserved4[3];
83 u32 analog_pll_audio_denom; /* 0x4090 */
84 u32 analog_reserved5[3];
85 u32 analog_pll_video; /* 0x40a0 */
86 u32 analog_pll_video_set;
87 u32 analog_pll_video_clr;
88 u32 analog_pll_video_tog;
89 u32 analog_pll_video_num; /* 0x40b0 */
90 u32 analog_reserved6[3];
Anatolij Gustschinb02aedd2014-10-16 20:37:25 +020091 u32 analog_pll_video_denom; /* 0x40c0 */
Jason Liudec11122011-11-25 00:18:02 +000092 u32 analog_reserved7[7];
93 u32 analog_pll_enet; /* 0x40e0 */
94 u32 analog_pll_enet_set;
95 u32 analog_pll_enet_clr;
96 u32 analog_pll_enet_tog;
97 u32 analog_pfd_480; /* 0x40f0 */
98 u32 analog_pfd_480_set;
99 u32 analog_pfd_480_clr;
100 u32 analog_pfd_480_tog;
101 u32 analog_pfd_528; /* 0x4100 */
102 u32 analog_pfd_528_set;
103 u32 analog_pfd_528_clr;
104 u32 analog_pfd_528_tog;
Peng Fan0fe0ddc2016-01-06 11:06:30 +0800105 /* PMU Memory Map/Register Definition */
106 u32 pmu_reg_1p1;
107 u32 pmu_reg_1p1_set;
108 u32 pmu_reg_1p1_clr;
109 u32 pmu_reg_1p1_tog;
110 u32 pmu_reg_3p0;
111 u32 pmu_reg_3p0_set;
112 u32 pmu_reg_3p0_clr;
113 u32 pmu_reg_3p0_tog;
114 u32 pmu_reg_2p5;
115 u32 pmu_reg_2p5_set;
116 u32 pmu_reg_2p5_clr;
117 u32 pmu_reg_2p5_tog;
118 u32 pmu_reg_core;
119 u32 pmu_reg_core_set;
120 u32 pmu_reg_core_clr;
121 u32 pmu_reg_core_tog;
122 u32 pmu_misc0;
123 u32 pmu_misc0_set;
124 u32 pmu_misc0_clr;
125 u32 pmu_misc0_tog;
126 u32 pmu_misc1;
127 u32 pmu_misc1_set;
128 u32 pmu_misc1_clr;
129 u32 pmu_misc1_tog;
130 u32 pmu_misc2;
131 u32 pmu_misc2_set;
132 u32 pmu_misc2_clr;
133 u32 pmu_misc2_tog;
134 /* TEMPMON Memory Map/Register Definition */
135 u32 tempsense0;
136 u32 tempsense0_set;
137 u32 tempsense0_clr;
138 u32 tempsense0_tog;
139 u32 tempsense1;
140 u32 tempsense1_set;
141 u32 tempsense1_clr;
142 u32 tempsense1_tog;
143 /* USB Analog Memory Map/Register Definition */
144 u32 usb1_vbus_detect;
145 u32 usb1_vbus_detect_set;
146 u32 usb1_vbus_detect_clr;
147 u32 usb1_vbus_detect_tog;
148 u32 usb1_chrg_detect;
149 u32 usb1_chrg_detect_set;
150 u32 usb1_chrg_detect_clr;
151 u32 usb1_chrg_detect_tog;
152 u32 usb1_vbus_det_stat;
153 u32 usb1_vbus_det_stat_set;
154 u32 usb1_vbus_det_stat_clr;
155 u32 usb1_vbus_det_stat_tog;
156 u32 usb1_chrg_det_stat;
157 u32 usb1_chrg_det_stat_set;
158 u32 usb1_chrg_det_stat_clr;
159 u32 usb1_chrg_det_stat_tog;
160 u32 usb1_loopback;
161 u32 usb1_loopback_set;
162 u32 usb1_loopback_clr;
163 u32 usb1_loopback_tog;
164 u32 usb1_misc;
165 u32 usb1_misc_set;
166 u32 usb1_misc_clr;
167 u32 usb1_misc_tog;
168 u32 usb2_vbus_detect;
169 u32 usb2_vbus_detect_set;
170 u32 usb2_vbus_detect_clr;
171 u32 usb2_vbus_detect_tog;
172 u32 usb2_chrg_detect;
173 u32 usb2_chrg_detect_set;
174 u32 usb2_chrg_detect_clr;
175 u32 usb2_chrg_detect_tog;
176 u32 usb2_vbus_det_stat;
177 u32 usb2_vbus_det_stat_set;
178 u32 usb2_vbus_det_stat_clr;
179 u32 usb2_vbus_det_stat_tog;
180 u32 usb2_chrg_det_stat;
181 u32 usb2_chrg_det_stat_set;
182 u32 usb2_chrg_det_stat_clr;
183 u32 usb2_chrg_det_stat_tog;
184 u32 usb2_loopback;
185 u32 usb2_loopback_set;
186 u32 usb2_loopback_clr;
187 u32 usb2_loopback_tog;
188 u32 usb2_misc;
189 u32 usb2_misc_set;
190 u32 usb2_misc_clr;
191 u32 usb2_misc_tog;
192 u32 digprog;
193 u32 reserved1[7];
194 /* For i.MX 6SoloLite */
195 u32 digprog_sololite;
Jason Liudec11122011-11-25 00:18:02 +0000196};
Eric Nelson49d097f2013-02-19 10:07:02 +0000197#endif
Jason Liudec11122011-11-25 00:18:02 +0000198
199/* Define the bits in register CCR */
200#define MXC_CCM_CCR_RBC_EN (1 << 27)
201#define MXC_CCM_CCR_REG_BYPASS_CNT_MASK (0x3F << 21)
202#define MXC_CCM_CCR_REG_BYPASS_CNT_OFFSET 21
Peng Fan40a6ed12015-07-20 19:28:27 +0800203/* CCR_WB does not exist on i.MX6SX/UL */
Jason Liudec11122011-11-25 00:18:02 +0000204#define MXC_CCM_CCR_WB_COUNT_MASK 0x7
205#define MXC_CCM_CCR_WB_COUNT_OFFSET (1 << 16)
206#define MXC_CCM_CCR_COSC_EN (1 << 12)
Fabio Estevam712ab882014-06-24 17:40:58 -0300207#ifdef CONFIG_MX6SX
208#define MXC_CCM_CCR_OSCNT_MASK 0x7F
209#else
Jason Liudec11122011-11-25 00:18:02 +0000210#define MXC_CCM_CCR_OSCNT_MASK 0xFF
Fabio Estevam712ab882014-06-24 17:40:58 -0300211#endif
Jason Liudec11122011-11-25 00:18:02 +0000212#define MXC_CCM_CCR_OSCNT_OFFSET 0
213
214/* Define the bits in register CCDR */
215#define MXC_CCM_CCDR_MMDC_CH1_HS_MASK (1 << 16)
216#define MXC_CCM_CCDR_MMDC_CH0_HS_MASK (1 << 17)
Peng Fan53f3c9e2015-07-11 11:38:43 +0800217/* Exists on i.MX6QP */
218#define MXC_CCM_CCDR_MMDC_CH1_AXI_ROOT_CG (1 << 18)
Jason Liudec11122011-11-25 00:18:02 +0000219
220/* Define the bits in register CSR */
221#define MXC_CCM_CSR_COSC_READY (1 << 5)
222#define MXC_CCM_CSR_REF_EN_B (1 << 0)
223
224/* Define the bits in register CCSR */
225#define MXC_CCM_CCSR_PDF_540M_AUTO_DIS (1 << 15)
226#define MXC_CCM_CCSR_PDF_720M_AUTO_DIS (1 << 14)
227#define MXC_CCM_CCSR_PDF_454M_AUTO_DIS (1 << 13)
228#define MXC_CCM_CCSR_PDF_508M_AUTO_DIS (1 << 12)
229#define MXC_CCM_CCSR_PDF_594M_AUTO_DIS (1 << 11)
230#define MXC_CCM_CCSR_PDF_352M_AUTO_DIS (1 << 10)
231#define MXC_CCM_CCSR_PDF_400M_AUTO_DIS (1 << 9)
232#define MXC_CCM_CCSR_STEP_SEL (1 << 8)
233#define MXC_CCM_CCSR_PLL1_SW_CLK_SEL (1 << 2)
234#define MXC_CCM_CCSR_PLL2_SW_CLK_SEL (1 << 1)
235#define MXC_CCM_CCSR_PLL3_SW_CLK_SEL (1 << 0)
236
237/* Define the bits in register CACRR */
238#define MXC_CCM_CACRR_ARM_PODF_OFFSET 0
239#define MXC_CCM_CACRR_ARM_PODF_MASK 0x7
240
241/* Define the bits in register CBCDR */
242#define MXC_CCM_CBCDR_PERIPH_CLK2_PODF_MASK (0x7 << 27)
243#define MXC_CCM_CBCDR_PERIPH_CLK2_PODF_OFFSET 27
Peng Fan40a6ed12015-07-20 19:28:27 +0800244#define MXC_CCM_CBCDR_PERIPH2_CLK_SEL (1 << 26)
Jason Liudec11122011-11-25 00:18:02 +0000245#define MXC_CCM_CBCDR_PERIPH_CLK_SEL (1 << 25)
Peng Fan40a6ed12015-07-20 19:28:27 +0800246/* MMDC_CH0 not exists on i.MX6SX */
Jason Liudec11122011-11-25 00:18:02 +0000247#define MXC_CCM_CBCDR_MMDC_CH0_PODF_MASK (0x7 << 19)
248#define MXC_CCM_CBCDR_MMDC_CH0_PODF_OFFSET 19
249#define MXC_CCM_CBCDR_AXI_PODF_MASK (0x7 << 16)
250#define MXC_CCM_CBCDR_AXI_PODF_OFFSET 16
251#define MXC_CCM_CBCDR_AHB_PODF_MASK (0x7 << 10)
252#define MXC_CCM_CBCDR_AHB_PODF_OFFSET 10
253#define MXC_CCM_CBCDR_IPG_PODF_MASK (0x3 << 8)
254#define MXC_CCM_CBCDR_IPG_PODF_OFFSET 8
255#define MXC_CCM_CBCDR_AXI_ALT_SEL (1 << 7)
256#define MXC_CCM_CBCDR_AXI_SEL (1 << 6)
257#define MXC_CCM_CBCDR_MMDC_CH1_PODF_MASK (0x7 << 3)
258#define MXC_CCM_CBCDR_MMDC_CH1_PODF_OFFSET 3
259#define MXC_CCM_CBCDR_PERIPH2_CLK2_PODF_MASK (0x7 << 0)
260#define MXC_CCM_CBCDR_PERIPH2_CLK2_PODF_OFFSET 0
261
262/* Define the bits in register CBCMR */
263#define MXC_CCM_CBCMR_GPU3D_SHADER_PODF_MASK (0x7 << 29)
264#define MXC_CCM_CBCMR_GPU3D_SHADER_PODF_OFFSET 29
265#define MXC_CCM_CBCMR_GPU3D_CORE_PODF_MASK (0x7 << 26)
266#define MXC_CCM_CBCMR_GPU3D_CORE_PODF_OFFSET 26
Peng Fan0c481022015-10-29 15:54:46 +0800267/* LCDIF on i.MX6SX/UL */
268#define MXC_CCM_CBCMR_LCDIF1_PODF_MASK (0x7 << 23)
269#define MXC_CCM_CBCMR_LCDIF1_PODF_OFFSET 23
Jason Liudec11122011-11-25 00:18:02 +0000270#define MXC_CCM_CBCMR_GPU2D_CORE_PODF_MASK (0x7 << 23)
271#define MXC_CCM_CBCMR_GPU2D_CORE_PODF_OFFSET 23
272#define MXC_CCM_CBCMR_PRE_PERIPH2_CLK_SEL_MASK (0x3 << 21)
273#define MXC_CCM_CBCMR_PRE_PERIPH2_CLK_SEL_OFFSET 21
Peng Fan40a6ed12015-07-20 19:28:27 +0800274#define MXC_CCM_CBCMR_PERIPH2_CLK2_SEL (1 << 20)
Jason Liudec11122011-11-25 00:18:02 +0000275#define MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_MASK (0x3 << 18)
276#define MXC_CCM_CBCMR_PRE_PERIPH_CLK_SEL_OFFSET 18
Fabio Estevam712ab882014-06-24 17:40:58 -0300277#ifndef CONFIG_MX6SX
Jason Liudec11122011-11-25 00:18:02 +0000278#define MXC_CCM_CBCMR_GPU2D_CLK_SEL_MASK (0x3 << 16)
279#define MXC_CCM_CBCMR_GPU2D_CLK_SEL_OFFSET 16
280#define MXC_CCM_CBCMR_VPU_AXI_CLK_SEL_MASK (0x3 << 14)
281#define MXC_CCM_CBCMR_VPU_AXI_CLK_SEL_OFFSET 14
Fabio Estevam712ab882014-06-24 17:40:58 -0300282#endif
Jason Liudec11122011-11-25 00:18:02 +0000283#define MXC_CCM_CBCMR_PERIPH_CLK2_SEL_MASK (0x3 << 12)
284#define MXC_CCM_CBCMR_PERIPH_CLK2_SEL_OFFSET 12
Fabio Estevam712ab882014-06-24 17:40:58 -0300285#ifndef CONFIG_MX6SX
Jason Liudec11122011-11-25 00:18:02 +0000286#define MXC_CCM_CBCMR_VDOAXI_CLK_SEL (1 << 11)
Fabio Estevam712ab882014-06-24 17:40:58 -0300287#endif
Jason Liudec11122011-11-25 00:18:02 +0000288#define MXC_CCM_CBCMR_PCIE_AXI_CLK_SEL (1 << 10)
289#define MXC_CCM_CBCMR_GPU3D_SHADER_CLK_SEL_MASK (0x3 << 8)
290#define MXC_CCM_CBCMR_GPU3D_SHADER_CLK_SEL_OFFSET 8
291#define MXC_CCM_CBCMR_GPU3D_CORE_CLK_SEL_MASK (0x3 << 4)
292#define MXC_CCM_CBCMR_GPU3D_CORE_CLK_SEL_OFFSET 4
Peng Fan53f3c9e2015-07-11 11:38:43 +0800293/* Exists on i.MX6QP */
294#define MXC_CCM_CBCMR_PRE_CLK_SEL (1 << 1)
Jason Liudec11122011-11-25 00:18:02 +0000295
296/* Define the bits in register CSCMR1 */
297#define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_MASK (0x3 << 29)
298#define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_OFFSET 29
Peng Fan40a6ed12015-07-20 19:28:27 +0800299/* QSPI1 exist on i.MX6SX/UL */
Fabio Estevam712ab882014-06-24 17:40:58 -0300300#define MXC_CCM_CSCMR1_QSPI1_PODF_MASK (0x7 << 26)
301#define MXC_CCM_CSCMR1_QSPI1_PODF_OFFSET 26
Jason Liudec11122011-11-25 00:18:02 +0000302#define MXC_CCM_CSCMR1_ACLK_EMI_MASK (0x3 << 27)
303#define MXC_CCM_CSCMR1_ACLK_EMI_OFFSET 27
304#define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_PODF_MASK (0x7 << 23)
305#define MXC_CCM_CSCMR1_ACLK_EMI_SLOW_PODF_OFFSET 23
Peng Fan0c481022015-10-29 15:54:46 +0800306/* LCFIF2_PODF on i.MX6SX */
307#define MXC_CCM_CSCMR1_LCDIF2_PODF_MASK (0x7 << 20)
308#define MXC_CCM_CSCMR1_LCDIF2_PODF_OFFSET 20
Peng Fan9fa509a2016-12-11 19:24:27 +0800309/* LCDIF_PIX_PODF on i.MX6SL */
310#define MXC_CCM_CSCMR1_LCDIF_PIX_PODF_MASK (0x7 << 20)
311#define MXC_CCM_CSCMR1_LCDIF_PIX_PODF_OFFSET 20
Peng Fan0c481022015-10-29 15:54:46 +0800312/* ACLK_EMI on i.MX6DQ/SDL/DQP */
Jason Liudec11122011-11-25 00:18:02 +0000313#define MXC_CCM_CSCMR1_ACLK_EMI_PODF_MASK (0x7 << 20)
314#define MXC_CCM_CSCMR1_ACLK_EMI_PODF_OFFSET 20
Peng Fan40a6ed12015-07-20 19:28:27 +0800315/* CSCMR1_GPMI/BCH exist on i.MX6UL */
316#define MXC_CCM_CSCMR1_GPMI_CLK_SEL (1 << 19)
317#define MXC_CCM_CSCMR1_BCH_CLK_SEL (1 << 18)
Jason Liudec11122011-11-25 00:18:02 +0000318#define MXC_CCM_CSCMR1_USDHC4_CLK_SEL (1 << 19)
319#define MXC_CCM_CSCMR1_USDHC3_CLK_SEL (1 << 18)
320#define MXC_CCM_CSCMR1_USDHC2_CLK_SEL (1 << 17)
321#define MXC_CCM_CSCMR1_USDHC1_CLK_SEL (1 << 16)
322#define MXC_CCM_CSCMR1_SSI3_CLK_SEL_MASK (0x3 << 14)
323#define MXC_CCM_CSCMR1_SSI3_CLK_SEL_OFFSET 14
324#define MXC_CCM_CSCMR1_SSI2_CLK_SEL_MASK (0x3 << 12)
325#define MXC_CCM_CSCMR1_SSI2_CLK_SEL_OFFSET 12
326#define MXC_CCM_CSCMR1_SSI1_CLK_SEL_MASK (0x3 << 10)
327#define MXC_CCM_CSCMR1_SSI1_CLK_SEL_OFFSET 10
Peng Fan40a6ed12015-07-20 19:28:27 +0800328/* QSPI1 exist on i.MX6SX/UL */
Fabio Estevam712ab882014-06-24 17:40:58 -0300329#define MXC_CCM_CSCMR1_QSPI1_CLK_SEL_MASK (0x7 << 7)
330#define MXC_CCM_CSCMR1_QSPI1_CLK_SEL_OFFSET 7
Peng Fan53f3c9e2015-07-11 11:38:43 +0800331/* CSCMR1_PER_CLK exists on i.MX6SX/SL/QP */
332#define MXC_CCM_CSCMR1_PER_CLK_SEL_MASK (1 << 6)
Fabio Estevam712ab882014-06-24 17:40:58 -0300333#define MXC_CCM_CSCMR1_PER_CLK_SEL_OFFSET 6
Peng Fan53f3c9e2015-07-11 11:38:43 +0800334
Jason Liudec11122011-11-25 00:18:02 +0000335#define MXC_CCM_CSCMR1_PERCLK_PODF_MASK 0x3F
336
337/* Define the bits in register CSCMR2 */
Fabio Estevam712ab882014-06-24 17:40:58 -0300338#ifdef CONFIG_MX6SX
339#define MXC_CCM_CSCMR2_VID_CLK_SEL_MASK (0x7 << 21)
340#define MXC_CCM_CSCMR2_VID_CLK_SEL_OFFSET 21
341#endif
Jason Liudec11122011-11-25 00:18:02 +0000342#define MXC_CCM_CSCMR2_ESAI_PRE_SEL_MASK (0x3 << 19)
343#define MXC_CCM_CSCMR2_ESAI_PRE_SEL_OFFSET 19
344#define MXC_CCM_CSCMR2_LDB_DI1_IPU_DIV (1 << 11)
345#define MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV (1 << 10)
Peng Fan53f3c9e2015-07-11 11:38:43 +0800346/* CSCMR1_CAN_CLK exists on i.MX6SX/QP */
Fabio Estevam712ab882014-06-24 17:40:58 -0300347#define MXC_CCM_CSCMR2_CAN_CLK_SEL_MASK (0x3 << 8)
348#define MXC_CCM_CSCMR2_CAN_CLK_SEL_OFFSET 8
Peng Fan53f3c9e2015-07-11 11:38:43 +0800349
Fabio Estevam712ab882014-06-24 17:40:58 -0300350#define MXC_CCM_CSCMR2_CAN_CLK_PODF_MASK (0x3F << 2)
351#define MXC_CCM_CSCMR2_CAN_CLK_PODF_OFFSET 2
Jason Liudec11122011-11-25 00:18:02 +0000352
353/* Define the bits in register CSCDR1 */
Fabio Estevam712ab882014-06-24 17:40:58 -0300354#ifndef CONFIG_MX6SX
Jason Liudec11122011-11-25 00:18:02 +0000355#define MXC_CCM_CSCDR1_VPU_AXI_PODF_MASK (0x7 << 25)
356#define MXC_CCM_CSCDR1_VPU_AXI_PODF_OFFSET 25
Fabio Estevam712ab882014-06-24 17:40:58 -0300357#endif
Peng Fan40a6ed12015-07-20 19:28:27 +0800358/* CSCDR1_GPMI/BCH exist on i.MX6UL */
359#define MXC_CCM_CSCDR1_GPMI_PODF_MASK (0x7 << 22)
360#define MXC_CCM_CSCDR1_GPMI_PODF_OFFSET 22
361#define MXC_CCM_CSCDR1_BCH_PODF_MASK (0x7 << 19)
362#define MXC_CCM_CSCDR1_BCH_PODF_OFFSET 19
363
Jason Liudec11122011-11-25 00:18:02 +0000364#define MXC_CCM_CSCDR1_USDHC4_PODF_MASK (0x7 << 22)
365#define MXC_CCM_CSCDR1_USDHC4_PODF_OFFSET 22
366#define MXC_CCM_CSCDR1_USDHC3_PODF_MASK (0x7 << 19)
367#define MXC_CCM_CSCDR1_USDHC3_PODF_OFFSET 19
368#define MXC_CCM_CSCDR1_USDHC2_PODF_MASK (0x7 << 16)
369#define MXC_CCM_CSCDR1_USDHC2_PODF_OFFSET 16
370#define MXC_CCM_CSCDR1_USDHC1_PODF_MASK (0x7 << 11)
371#define MXC_CCM_CSCDR1_USDHC1_PODF_OFFSET 11
Fabio Estevam712ab882014-06-24 17:40:58 -0300372#ifndef CONFIG_MX6SX
Jason Liudec11122011-11-25 00:18:02 +0000373#define MXC_CCM_CSCDR1_USBOH3_CLK_PRED_OFFSET 8
374#define MXC_CCM_CSCDR1_USBOH3_CLK_PRED_MASK (0x7 << 8)
375#define MXC_CCM_CSCDR1_USBOH3_CLK_PODF_OFFSET 6
376#define MXC_CCM_CSCDR1_USBOH3_CLK_PODF_MASK (0x3 << 6)
Fabio Estevam712ab882014-06-24 17:40:58 -0300377#endif
Jason Liudec11122011-11-25 00:18:02 +0000378#define MXC_CCM_CSCDR1_UART_CLK_PODF_MASK 0x3F
379#define MXC_CCM_CSCDR1_UART_CLK_PODF_OFFSET 0
Peng Fan53f3c9e2015-07-11 11:38:43 +0800380/* UART_CLK_SEL exists on i.MX6SL/SX/QP */
381#define MXC_CCM_CSCDR1_UART_CLK_SEL (1 << 6)
Jason Liudec11122011-11-25 00:18:02 +0000382
383/* Define the bits in register CS1CDR */
Peng Fance7a7122016-08-11 14:02:47 +0800384/* MX6UL, !MX6ULL */
385#define MXC_CCM_CS1CDR_SAI3_CLK_PRED_MASK (0x7 << 22)
386#define MXC_CCM_CS1CDR_SAI3_CLK_PRED_OFFSET 22
387#define MXC_CCM_CS1CDR_SAI3_CLK_PODF_MASK (0x3F << 16)
388#define MXC_CCM_CS1CDR_SAI3_CLK_PODF_OFFSET 16
389#define MXC_CCM_CS1CDR_SAI1_CLK_PRED_MASK (0x7 << 6)
390#define MXC_CCM_CS1CDR_SAI1_CLK_PRED_OFFSET 6
391#define MXC_CCM_CS1CDR_SAI1_CLK_PODF_MASK 0x3F
392#define MXC_CCM_CS1CDR_SAI1_CLK_PODF_OFFSET 0
393
Jason Liudec11122011-11-25 00:18:02 +0000394#define MXC_CCM_CS1CDR_ESAI_CLK_PODF_MASK (0x3F << 25)
395#define MXC_CCM_CS1CDR_ESAI_CLK_PODF_OFFSET 25
Fabio Estevam712ab882014-06-24 17:40:58 -0300396#define MXC_CCM_CS1CDR_SSI3_CLK_PRED_MASK (0x7 << 22)
397#define MXC_CCM_CS1CDR_SSI3_CLK_PRED_OFFSET 22
Jason Liudec11122011-11-25 00:18:02 +0000398#define MXC_CCM_CS1CDR_SSI3_CLK_PODF_MASK (0x3F << 16)
399#define MXC_CCM_CS1CDR_SSI3_CLK_PODF_OFFSET 16
400#define MXC_CCM_CS1CDR_ESAI_CLK_PRED_MASK (0x3 << 9)
401#define MXC_CCM_CS1CDR_ESAI_CLK_PRED_OFFSET 9
402#define MXC_CCM_CS1CDR_SSI1_CLK_PRED_MASK (0x7 << 6)
403#define MXC_CCM_CS1CDR_SSI1_CLK_PRED_OFFSET 6
404#define MXC_CCM_CS1CDR_SSI1_CLK_PODF_MASK 0x3F
405#define MXC_CCM_CS1CDR_SSI1_CLK_PODF_OFFSET 0
406
407/* Define the bits in register CS2CDR */
Peng Fan40a6ed12015-07-20 19:28:27 +0800408/* QSPI2 on i.MX6SX */
Fabio Estevam712ab882014-06-24 17:40:58 -0300409#define MXC_CCM_CS2CDR_QSPI2_CLK_PODF_MASK (0x3F << 21)
410#define MXC_CCM_CS2CDR_QSPI2_CLK_PODF_OFFSET 21
411#define MXC_CCM_CS2CDR_QSPI2_CLK_PODF(v) (((v) & 0x3f) << 21)
412#define MXC_CCM_CS2CDR_QSPI2_CLK_PRED_MASK (0x7 << 18)
413#define MXC_CCM_CS2CDR_QSPI2_CLK_PRED_OFFSET 18
414#define MXC_CCM_CS2CDR_QSPI2_CLK_PRED(v) (((v) & 0x7) << 18)
415#define MXC_CCM_CS2CDR_QSPI2_CLK_SEL_MASK (0x7 << 15)
416#define MXC_CCM_CS2CDR_QSPI2_CLK_SEL_OFFSET 15
417#define MXC_CCM_CS2CDR_QSPI2_CLK_SEL(v) (((v) & 0x7) << 15)
Peng Fan40a6ed12015-07-20 19:28:27 +0800418
Jason Liudec11122011-11-25 00:18:02 +0000419#define MXC_CCM_CS2CDR_ENFC_CLK_PODF_MASK (0x3F << 21)
420#define MXC_CCM_CS2CDR_ENFC_CLK_PODF_OFFSET 21
Stefan Roese05d10b52013-04-17 00:32:43 +0000421#define MXC_CCM_CS2CDR_ENFC_CLK_PODF(v) (((v) & 0x3f) << 21)
Jason Liudec11122011-11-25 00:18:02 +0000422#define MXC_CCM_CS2CDR_ENFC_CLK_PRED_MASK (0x7 << 18)
423#define MXC_CCM_CS2CDR_ENFC_CLK_PRED_OFFSET 18
Stefan Roese05d10b52013-04-17 00:32:43 +0000424#define MXC_CCM_CS2CDR_ENFC_CLK_PRED(v) (((v) & 0x7) << 18)
Peng Fan53f3c9e2015-07-11 11:38:43 +0800425
Peng Fan40a6ed12015-07-20 19:28:27 +0800426#define MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK_DQP (0x7 << 15)
427#define MXC_CCM_CS2CDR_ENFC_CLK_SEL_OFFSET_DQP 15
428#define MXC_CCM_CS2CDR_ENFC_CLK_SEL_DQP(v) (((v) & 0x7) << 15)
429#define MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK_DQ (0x3 << 16)
430#define MXC_CCM_CS2CDR_ENFC_CLK_SEL_OFFSET_DQ 16
431#define MXC_CCM_CS2CDR_ENFC_CLK_SEL_DQ(v) (((v) & 0x3) << 16)
Peng Fan53f3c9e2015-07-11 11:38:43 +0800432
Peng Fan40a6ed12015-07-20 19:28:27 +0800433#define MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK \
434 ((is_mx6dqp() || is_cpu_type(MXC_CPU_MX6UL)) ? \
435 MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK_DQP : \
436 MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK_DQ)
437#define MXC_CCM_CS2CDR_ENFC_CLK_SEL_OFFSET \
438 ((is_mx6dqp() || is_cpu_type(MXC_CPU_MX6UL)) ? \
439 MXC_CCM_CS2CDR_ENFC_CLK_SEL_OFFSET_DQP : \
440 MXC_CCM_CS2CDR_ENFC_CLK_SEL_OFFSET_DQ)
441#define MXC_CCM_CS2CDR_ENFC_CLK_SEL(v) \
442 ((is_mx6dqp() || is_cpu_type(MXC_CPU_MX6UL)) ? \
443 MXC_CCM_CS2CDR_ENFC_CLK_SEL_DQP(v) : \
444 MXC_CCM_CS2CDR_ENFC_CLK_SEL_DQ(v))
445
Jason Liudec11122011-11-25 00:18:02 +0000446#define MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK (0x7 << 12)
447#define MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET 12
448#define MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK (0x7 << 9)
449#define MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET 9
450#define MXC_CCM_CS2CDR_SSI2_CLK_PRED_MASK (0x7 << 6)
451#define MXC_CCM_CS2CDR_SSI2_CLK_PRED_OFFSET 6
452#define MXC_CCM_CS2CDR_SSI2_CLK_PODF_MASK 0x3F
453#define MXC_CCM_CS2CDR_SSI2_CLK_PODF_OFFSET 0
454
455/* Define the bits in register CDCDR */
Fabio Estevam712ab882014-06-24 17:40:58 -0300456#ifndef CONFIG_MX6SX
Jason Liudec11122011-11-25 00:18:02 +0000457#define MXC_CCM_CDCDR_HSI_TX_PODF_MASK (0x7 << 29)
458#define MXC_CCM_CDCDR_HSI_TX_PODF_OFFSET 29
459#define MXC_CCM_CDCDR_HSI_TX_CLK_SEL (1 << 28)
Fabio Estevam712ab882014-06-24 17:40:58 -0300460#endif
Jason Liudec11122011-11-25 00:18:02 +0000461#define MXC_CCM_CDCDR_SPDIF0_CLK_PRED_MASK (0x7 << 25)
462#define MXC_CCM_CDCDR_SPDIF0_CLK_PRED_OFFSET 25
Fabio Estevamcd47cc72014-08-01 08:50:00 -0300463#define MXC_CCM_CDCDR_SPDIF0_CLK_PODF_MASK (0x7 << 22)
464#define MXC_CCM_CDCDR_SPDIF0_CLK_PODF_OFFSET 22
Jason Liudec11122011-11-25 00:18:02 +0000465#define MXC_CCM_CDCDR_SPDIF0_CLK_SEL_MASK (0x3 << 20)
466#define MXC_CCM_CDCDR_SPDIF0_CLK_SEL_OFFSET 20
467#define MXC_CCM_CDCDR_SPDIF1_CLK_PRED_MASK (0x7 << 12)
468#define MXC_CCM_CDCDR_SPDIF1_CLK_PRED_OFFSET 12
469#define MXC_CCM_CDCDR_SPDIF1_CLK_PODF_MASK (0x7 << 9)
470#define MXC_CCM_CDCDR_SPDIF1_CLK_PODF_OFFSET 9
471#define MXC_CCM_CDCDR_SPDIF1_CLK_SEL_MASK (0x3 << 7)
472#define MXC_CCM_CDCDR_SPDIF1_CLK_SEL_OFFSET 7
473
474/* Define the bits in register CHSCCDR */
Peng Fance7a7122016-08-11 14:02:47 +0800475/* i.MX6SX */
Fabio Estevam712ab882014-06-24 17:40:58 -0300476#define MXC_CCM_CHSCCDR_ENET_PRE_CLK_SEL_MASK (0x7 << 15)
477#define MXC_CCM_CHSCCDR_ENET_PRE_CLK_SEL_OFFSET 15
478#define MXC_CCM_CHSCCDR_ENET_PODF_MASK (0x7 << 12)
479#define MXC_CCM_CHSCCDR_ENET_PODF_OFFSET 12
480#define MXC_CCM_CHSCCDR_ENET_CLK_SEL_MASK (0x7 << 9)
481#define MXC_CCM_CHSCCDR_ENET_CLK_SEL_OFFSET 9
482#define MXC_CCM_CHSCCDR_M4_PRE_CLK_SEL_MASK (0x7 << 6)
483#define MXC_CCM_CHSCCDR_M4_PRE_CLK_SEL_OFFSET 6
484#define MXC_CCM_CHSCCDR_M4_PODF_MASK (0x7 << 3)
485#define MXC_CCM_CHSCCDR_M4_PODF_OFFSET 3
486#define MXC_CCM_CHSCCDR_M4_CLK_SEL_MASK (0x7)
487#define MXC_CCM_CHSCCDR_M4_CLK_SEL_OFFSET 0
Peng Fance7a7122016-08-11 14:02:47 +0800488
Jason Liudec11122011-11-25 00:18:02 +0000489#define MXC_CCM_CHSCCDR_IPU1_DI1_PRE_CLK_SEL_MASK (0x7 << 15)
490#define MXC_CCM_CHSCCDR_IPU1_DI1_PRE_CLK_SEL_OFFSET 15
491#define MXC_CCM_CHSCCDR_IPU1_DI1_PODF_MASK (0x7 << 12)
492#define MXC_CCM_CHSCCDR_IPU1_DI1_PODF_OFFSET 12
493#define MXC_CCM_CHSCCDR_IPU1_DI1_CLK_SEL_MASK (0x7 << 9)
494#define MXC_CCM_CHSCCDR_IPU1_DI1_CLK_SEL_OFFSET 9
495#define MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_MASK (0x7 << 6)
496#define MXC_CCM_CHSCCDR_IPU1_DI0_PRE_CLK_SEL_OFFSET 6
497#define MXC_CCM_CHSCCDR_IPU1_DI0_PODF_MASK (0x7 << 3)
498#define MXC_CCM_CHSCCDR_IPU1_DI0_PODF_OFFSET 3
499#define MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK (0x7)
500#define MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET 0
Peng Fance7a7122016-08-11 14:02:47 +0800501
502/* i.MX6ULL */
503#define MXC_CCM_CHSCCDR_EPDC_PRE_CLK_SEL_MASK (0x7 << 15)
504#define MXC_CCM_CHSCCDR_EPDC_PRE_CLK_SEL_OFFSET 15
505#define MXC_CCM_CHSCCDR_EPDC_PODF_MASK (0x7 << 12)
506#define MXC_CCM_CHSCCDR_EPDC_PODF_OFFSET 12
507#define MXC_CCM_CHSCCDR_EPDC_CLK_SEL_MASK (0x7 << 9)
508#define MXC_CCM_CHSCCDR_EPDC_CLK_SEL_OFFSET 9
Jason Liudec11122011-11-25 00:18:02 +0000509
Eric Nelsona5b11312012-09-19 08:33:50 +0000510#define CHSCCDR_CLK_SEL_LDB_DI0 3
511#define CHSCCDR_PODF_DIVIDE_BY_3 2
512#define CHSCCDR_IPU_PRE_CLK_540M_PFD 5
513
Jason Liudec11122011-11-25 00:18:02 +0000514/* Define the bits in register CSCDR2 */
515#define MXC_CCM_CSCDR2_ECSPI_CLK_PODF_MASK (0x3F << 19)
516#define MXC_CCM_CSCDR2_ECSPI_CLK_PODF_OFFSET 19
Peng Fan53f3c9e2015-07-11 11:38:43 +0800517/* ECSPI_CLK_SEL exists on i.MX6SX/SL/QP */
518#define MXC_CCM_CSCDR2_ECSPI_CLK_SEL_MASK (0x1 << 18)
Peng Fan0c481022015-10-29 15:54:46 +0800519/* LCDIF1 on i.MX6SX/UL */
520#define MXC_CCM_CSCDR2_LCDIF1_PRED_SEL_MASK (0x7 << 15)
521#define MXC_CCM_CSCDR2_LCDIF1_PRED_SEL_OFFSET 15
522#define MXC_CCM_CSCDR2_LCDIF1_PRE_DIV_MASK (0x7 << 12)
523#define MXC_CCM_CSCDR2_LCDIF1_PRE_DIV_OFFSET 12
524#define MXC_CCM_CSCDR2_LCDIF1_CLK_SEL_MASK (0x7 << 9)
525#define MXC_CCM_CSCDR2_LCDIF1_CLK_SEL_OFFSET 9
526/* LCDIF2 on i.MX6SX */
527#define MXC_CCM_CSCDR2_LCDIF2_PRED_SEL_MASK (0x7 << 6)
528#define MXC_CCM_CSCDR2_LCDIF2_PRED_SEL_OFFSET 6
529#define MXC_CCM_CSCDR2_LCDIF2_PRE_DIV_MASK (0x7 << 3)
530#define MXC_CCM_CSCDR2_LCDIF2_PRE_DIV_OFFSET 3
531#define MXC_CCM_CSCDR2_LCDIF2_CLK_SEL_MASK (0x7 << 0)
532#define MXC_CCM_CSCDR2_LCDIF2_CLK_SEL_OFFSET 0
Peng Fan53f3c9e2015-07-11 11:38:43 +0800533
Peng Fan9fa509a2016-12-11 19:24:27 +0800534/*LCD on i.MX6SL */
535#define MXC_CCM_CSCDR2_LCDIF_PIX_CLK_SEL_MASK (0x7 << 6)
536#define MXC_CCM_CSCDR2_LCDIF_PIX_CLK_SEL_OFFSET 6
537#define MXC_CCM_CSCDR2_LCDIF_PIX_PRE_DIV_MASK (0x7 << 3)
538#define MXC_CCM_CSCDR2_LCDIF_PIX_PRE_DIV_OFFSET 3
539
Fabio Estevam712ab882014-06-24 17:40:58 -0300540/* All IPU2_DI1 are LCDIF1 on MX6SX */
Jason Liudec11122011-11-25 00:18:02 +0000541#define MXC_CCM_CHSCCDR_IPU2_DI1_PRE_CLK_SEL_MASK (0x7 << 15)
542#define MXC_CCM_CHSCCDR_IPU2_DI1_PRE_CLK_SEL_OFFSET 15
543#define MXC_CCM_CHSCCDR_IPU2_DI1_PODF_MASK (0x7 << 12)
544#define MXC_CCM_CHSCCDR_IPU2_DI1_PODF_OFFSET 12
545#define MXC_CCM_CHSCCDR_IPU2_DI1_CLK_SEL_MASK (0x7 << 9)
546#define MXC_CCM_CHSCCDR_IPU2_DI1_CLK_SEL_OFFSET 9
Fabio Estevam712ab882014-06-24 17:40:58 -0300547/* All IPU2_DI0 are LCDIF2 on MX6SX */
Jason Liudec11122011-11-25 00:18:02 +0000548#define MXC_CCM_CHSCCDR_IPU2_DI0_PRE_CLK_SEL_MASK (0x7 << 6)
549#define MXC_CCM_CHSCCDR_IPU2_DI0_PRE_CLK_SEL_OFFSET 6
550#define MXC_CCM_CHSCCDR_IPU2_DI0_PODF_MASK (0x7 << 3)
551#define MXC_CCM_CHSCCDR_IPU2_DI0_PODF_OFFSET 3
552#define MXC_CCM_CHSCCDR_IPU2_DI0_CLK_SEL_MASK 0x7
553#define MXC_CCM_CHSCCDR_IPU2_DI0_CLK_SEL_OFFSET 0
554
555/* Define the bits in register CSCDR3 */
556#define MXC_CCM_CSCDR3_IPU2_HSP_PODF_MASK (0x7 << 16)
557#define MXC_CCM_CSCDR3_IPU2_HSP_PODF_OFFSET 16
558#define MXC_CCM_CSCDR3_IPU2_HSP_CLK_SEL_MASK (0x3 << 14)
559#define MXC_CCM_CSCDR3_IPU2_HSP_CLK_SEL_OFFSET 14
560#define MXC_CCM_CSCDR3_IPU1_HSP_PODF_MASK (0x7 << 11)
561#define MXC_CCM_CSCDR3_IPU1_HSP_PODF_OFFSET 11
562#define MXC_CCM_CSCDR3_IPU1_HSP_CLK_SEL_MASK (0x3 << 9)
563#define MXC_CCM_CSCDR3_IPU1_HSP_CLK_SEL_OFFSET 9
564
Peng Fan9fa509a2016-12-11 19:24:27 +0800565/* For i.MX6SL */
566#define MXC_CCM_CSCDR3_LCDIF_AXI_PODF_MASK (0x7 << 16)
567#define MXC_CCM_CSCDR3_LCDIF_AXI_PODF_OFFSET 16
568#define MXC_CCM_CSCDR3_LCDIF_AXI_CLK_SEL_MASK (0x3 << 14)
569#define MXC_CCM_CSCDR3_LCDIF_AXI_CLK_SEL_OFFSET 14
570
Jason Liudec11122011-11-25 00:18:02 +0000571/* Define the bits in register CDHIPR */
572#define MXC_CCM_CDHIPR_ARM_PODF_BUSY (1 << 16)
573#define MXC_CCM_CDHIPR_PERIPH_CLK_SEL_BUSY (1 << 5)
Fabio Estevam712ab882014-06-24 17:40:58 -0300574#ifndef CONFIG_MX6SX
Jason Liudec11122011-11-25 00:18:02 +0000575#define MXC_CCM_CDHIPR_MMDC_CH0_PODF_BUSY (1 << 4)
Fabio Estevam712ab882014-06-24 17:40:58 -0300576#endif
Jason Liudec11122011-11-25 00:18:02 +0000577#define MXC_CCM_CDHIPR_PERIPH2_CLK_SEL_BUSY (1 << 3)
578#define MXC_CCM_CDHIPR_MMDC_CH1_PODF_BUSY (1 << 2)
579#define MXC_CCM_CDHIPR_AHB_PODF_BUSY (1 << 1)
580#define MXC_CCM_CDHIPR_AXI_PODF_BUSY 1
581
582/* Define the bits in register CLPCR */
583#define MXC_CCM_CLPCR_MASK_L2CC_IDLE (1 << 27)
584#define MXC_CCM_CLPCR_MASK_SCU_IDLE (1 << 26)
Fabio Estevam712ab882014-06-24 17:40:58 -0300585#ifndef CONFIG_MX6SX
Jason Liudec11122011-11-25 00:18:02 +0000586#define MXC_CCM_CLPCR_MASK_CORE3_WFI (1 << 25)
587#define MXC_CCM_CLPCR_MASK_CORE2_WFI (1 << 24)
588#define MXC_CCM_CLPCR_MASK_CORE1_WFI (1 << 23)
Fabio Estevam712ab882014-06-24 17:40:58 -0300589#endif
Jason Liudec11122011-11-25 00:18:02 +0000590#define MXC_CCM_CLPCR_MASK_CORE0_WFI (1 << 22)
591#define MXC_CCM_CLPCR_BYP_MMDC_CH1_LPM_HS (1 << 21)
Fabio Estevam712ab882014-06-24 17:40:58 -0300592#ifndef CONFIG_MX6SX
Jason Liudec11122011-11-25 00:18:02 +0000593#define MXC_CCM_CLPCR_BYP_MMDC_CH0_LPM_HS (1 << 19)
594#define MXC_CCM_CLPCR_WB_CORE_AT_LPM (1 << 17)
Fabio Estevam712ab882014-06-24 17:40:58 -0300595#endif
Fabio Estevam42eed2c2014-08-01 08:50:01 -0300596#define MXC_CCM_CLPCR_WB_PER_AT_LPM (1 << 16)
Jason Liudec11122011-11-25 00:18:02 +0000597#define MXC_CCM_CLPCR_COSC_PWRDOWN (1 << 11)
598#define MXC_CCM_CLPCR_STBY_COUNT_MASK (0x3 << 9)
599#define MXC_CCM_CLPCR_STBY_COUNT_OFFSET 9
600#define MXC_CCM_CLPCR_VSTBY (1 << 8)
601#define MXC_CCM_CLPCR_DIS_REF_OSC (1 << 7)
602#define MXC_CCM_CLPCR_SBYOS (1 << 6)
603#define MXC_CCM_CLPCR_ARM_CLK_DIS_ON_LPM (1 << 5)
Fabio Estevam712ab882014-06-24 17:40:58 -0300604#ifndef CONFIG_MX6SX
Jason Liudec11122011-11-25 00:18:02 +0000605#define MXC_CCM_CLPCR_LPSR_CLK_SEL_MASK (0x3 << 3)
606#define MXC_CCM_CLPCR_LPSR_CLK_SEL_OFFSET 3
607#define MXC_CCM_CLPCR_BYPASS_PMIC_VFUNC_READY (1 << 2)
Fabio Estevam712ab882014-06-24 17:40:58 -0300608#endif
Jason Liudec11122011-11-25 00:18:02 +0000609#define MXC_CCM_CLPCR_LPM_MASK 0x3
610#define MXC_CCM_CLPCR_LPM_OFFSET 0
611
612/* Define the bits in register CISR */
613#define MXC_CCM_CISR_ARM_PODF_LOADED (1 << 26)
Fabio Estevam712ab882014-06-24 17:40:58 -0300614#ifndef CONFIG_MX6SX
Jason Liudec11122011-11-25 00:18:02 +0000615#define MXC_CCM_CISR_MMDC_CH0_PODF_LOADED (1 << 23)
Fabio Estevam712ab882014-06-24 17:40:58 -0300616#endif
Jason Liudec11122011-11-25 00:18:02 +0000617#define MXC_CCM_CISR_PERIPH_CLK_SEL_LOADED (1 << 22)
618#define MXC_CCM_CISR_MMDC_CH1_PODF_LOADED (1 << 21)
619#define MXC_CCM_CISR_AHB_PODF_LOADED (1 << 20)
620#define MXC_CCM_CISR_PERIPH2_CLK_SEL_LOADED (1 << 19)
621#define MXC_CCM_CISR_AXI_PODF_LOADED (1 << 17)
622#define MXC_CCM_CISR_COSC_READY (1 << 6)
623#define MXC_CCM_CISR_LRF_PLL 1
624
625/* Define the bits in register CIMR */
626#define MXC_CCM_CIMR_MASK_ARM_PODF_LOADED (1 << 26)
Fabio Estevam712ab882014-06-24 17:40:58 -0300627#ifndef CONFIG_MX6SX
Jason Liudec11122011-11-25 00:18:02 +0000628#define MXC_CCM_CIMR_MASK_MMDC_CH0_PODF_LOADED (1 << 23)
Fabio Estevam712ab882014-06-24 17:40:58 -0300629#endif
Jason Liudec11122011-11-25 00:18:02 +0000630#define MXC_CCM_CIMR_MASK_PERIPH_CLK_SEL_LOADED (1 << 22)
631#define MXC_CCM_CIMR_MASK_MMDC_CH1_PODF_LOADED (1 << 21)
632#define MXC_CCM_CIMR_MASK_AHB_PODF_LOADED (1 << 20)
Fabio Estevam103d3c32014-08-01 08:50:02 -0300633#define MXC_CCM_CIMR_MASK_PERIPH2_CLK_SEL_LOADED (1 << 19)
Jason Liudec11122011-11-25 00:18:02 +0000634#define MXC_CCM_CIMR_MASK_AXI_PODF_LOADED (1 << 17)
635#define MXC_CCM_CIMR_MASK_COSC_READY (1 << 6)
636#define MXC_CCM_CIMR_MASK_LRF_PLL 1
637
638/* Define the bits in register CCOSR */
639#define MXC_CCM_CCOSR_CKO2_EN_OFFSET (1 << 24)
640#define MXC_CCM_CCOSR_CKO2_DIV_MASK (0x7 << 21)
641#define MXC_CCM_CCOSR_CKO2_DIV_OFFSET 21
642#define MXC_CCM_CCOSR_CKO2_SEL_OFFSET 16
643#define MXC_CCM_CCOSR_CKO2_SEL_MASK (0x1F << 16)
Fabio Estevam712ab882014-06-24 17:40:58 -0300644#define MXC_CCM_CCOSR_CLK_OUT_SEL (0x1 << 8)
Jason Liudec11122011-11-25 00:18:02 +0000645#define MXC_CCM_CCOSR_CKOL_EN (0x1 << 7)
646#define MXC_CCM_CCOSR_CKOL_DIV_MASK (0x7 << 4)
647#define MXC_CCM_CCOSR_CKOL_DIV_OFFSET 4
648#define MXC_CCM_CCOSR_CKOL_SEL_MASK 0xF
649#define MXC_CCM_CCOSR_CKOL_SEL_OFFSET 0
650
651/* Define the bits in registers CGPR */
Fabio Estevam712ab882014-06-24 17:40:58 -0300652#define MXC_CCM_CGPR_FAST_PLL_EN (1 << 16)
Jason Liudec11122011-11-25 00:18:02 +0000653#define MXC_CCM_CGPR_EFUSE_PROG_SUPPLY_GATE (1 << 4)
654#define MXC_CCM_CGPR_MMDC_EXT_CLK_DIS (1 << 2)
655#define MXC_CCM_CGPR_PMIC_DELAY_SCALER 1
656
657/* Define the bits in registers CCGRx */
658#define MXC_CCM_CCGR_CG_MASK 3
659
Peng Fance7a7122016-08-11 14:02:47 +0800660/* i.MX 6ULL */
661#define MXC_CCM_CCGR0_DCP_CLK_OFFSET 10
662#define MXC_CCM_CCGR0_DCP_CLK_MASK (3 << MXC_CCM_CCGR0_DCP_CLK_OFFSET)
663#define MXC_CCM_CCGR0_ENET_CLK_ENABLE_OFFSET 12
664#define MXC_CCM_CCGR0_ENET_CLK_ENABLE_MASK (3 << MXC_CCM_CCGR0_ENET_CLK_ENABLE_OFFSET)
665
Eric Nelsone4279542012-09-21 07:33:51 +0000666#define MXC_CCM_CCGR0_AIPS_TZ1_OFFSET 0
Stefan Roese33caddf2013-04-10 23:39:28 +0000667#define MXC_CCM_CCGR0_AIPS_TZ1_MASK (3 << MXC_CCM_CCGR0_AIPS_TZ1_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000668#define MXC_CCM_CCGR0_AIPS_TZ2_OFFSET 2
Stefan Roese33caddf2013-04-10 23:39:28 +0000669#define MXC_CCM_CCGR0_AIPS_TZ2_MASK (3 << MXC_CCM_CCGR0_AIPS_TZ2_OFFSET)
Stefan Roese05d10b52013-04-17 00:32:43 +0000670#define MXC_CCM_CCGR0_APBHDMA_OFFSET 4
Stefan Roese33caddf2013-04-10 23:39:28 +0000671#define MXC_CCM_CCGR0_APBHDMA_MASK (3 << MXC_CCM_CCGR0_APBHDMA_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000672#define MXC_CCM_CCGR0_ASRC_OFFSET 6
Stefan Roese33caddf2013-04-10 23:39:28 +0000673#define MXC_CCM_CCGR0_ASRC_MASK (3 << MXC_CCM_CCGR0_ASRC_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000674#define MXC_CCM_CCGR0_CAAM_SECURE_MEM_OFFSET 8
Stefan Roese33caddf2013-04-10 23:39:28 +0000675#define MXC_CCM_CCGR0_CAAM_SECURE_MEM_MASK (3 << MXC_CCM_CCGR0_CAAM_SECURE_MEM_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000676#define MXC_CCM_CCGR0_CAAM_WRAPPER_ACLK_OFFSET 10
Stefan Roese33caddf2013-04-10 23:39:28 +0000677#define MXC_CCM_CCGR0_CAAM_WRAPPER_ACLK_MASK (3 << MXC_CCM_CCGR0_CAAM_WRAPPER_ACLK_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000678#define MXC_CCM_CCGR0_CAAM_WRAPPER_IPG_OFFSET 12
Stefan Roese33caddf2013-04-10 23:39:28 +0000679#define MXC_CCM_CCGR0_CAAM_WRAPPER_IPG_MASK (3 << MXC_CCM_CCGR0_CAAM_WRAPPER_IPG_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000680#define MXC_CCM_CCGR0_CAN1_OFFSET 14
Stefan Roese33caddf2013-04-10 23:39:28 +0000681#define MXC_CCM_CCGR0_CAN1_MASK (3 << MXC_CCM_CCGR0_CAN1_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000682#define MXC_CCM_CCGR0_CAN1_SERIAL_OFFSET 16
Stefan Roese33caddf2013-04-10 23:39:28 +0000683#define MXC_CCM_CCGR0_CAN1_SERIAL_MASK (3 << MXC_CCM_CCGR0_CAN1_SERIAL_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000684#define MXC_CCM_CCGR0_CAN2_OFFSET 18
Stefan Roese33caddf2013-04-10 23:39:28 +0000685#define MXC_CCM_CCGR0_CAN2_MASK (3 << MXC_CCM_CCGR0_CAN2_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000686#define MXC_CCM_CCGR0_CAN2_SERIAL_OFFSET 20
Stefan Roese33caddf2013-04-10 23:39:28 +0000687#define MXC_CCM_CCGR0_CAN2_SERIAL_MASK (3 << MXC_CCM_CCGR0_CAN2_SERIAL_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000688#define MXC_CCM_CCGR0_CHEETAH_DBG_CLK_OFFSET 22
Stefan Roese33caddf2013-04-10 23:39:28 +0000689#define MXC_CCM_CCGR0_CHEETAH_DBG_CLK_MASK (3 << MXC_CCM_CCGR0_CHEETAH_DBG_CLK_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000690#define MXC_CCM_CCGR0_DCIC1_OFFSET 24
Stefan Roese33caddf2013-04-10 23:39:28 +0000691#define MXC_CCM_CCGR0_DCIC1_MASK (3 << MXC_CCM_CCGR0_DCIC1_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000692#define MXC_CCM_CCGR0_DCIC2_OFFSET 26
Stefan Roese33caddf2013-04-10 23:39:28 +0000693#define MXC_CCM_CCGR0_DCIC2_MASK (3 << MXC_CCM_CCGR0_DCIC2_OFFSET)
Fabio Estevam712ab882014-06-24 17:40:58 -0300694#ifdef CONFIG_MX6SX
695#define MXC_CCM_CCGR0_AIPS_TZ3_OFFSET 30
696#define MXC_CCM_CCGR0_AIPS_TZ3_MASK (3 << MXC_CCM_CCGR0_AIPS_TZ3_OFFSET)
697#else
Eric Nelsone4279542012-09-21 07:33:51 +0000698#define MXC_CCM_CCGR0_DTCP_OFFSET 28
Stefan Roese33caddf2013-04-10 23:39:28 +0000699#define MXC_CCM_CCGR0_DTCP_MASK (3 << MXC_CCM_CCGR0_DTCP_OFFSET)
Fabio Estevam712ab882014-06-24 17:40:58 -0300700#endif
Jason Liudec11122011-11-25 00:18:02 +0000701
Eric Nelsone4279542012-09-21 07:33:51 +0000702#define MXC_CCM_CCGR1_ECSPI1S_OFFSET 0
Stefan Roese33caddf2013-04-10 23:39:28 +0000703#define MXC_CCM_CCGR1_ECSPI1S_MASK (3 << MXC_CCM_CCGR1_ECSPI1S_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000704#define MXC_CCM_CCGR1_ECSPI2S_OFFSET 2
Stefan Roese33caddf2013-04-10 23:39:28 +0000705#define MXC_CCM_CCGR1_ECSPI2S_MASK (3 << MXC_CCM_CCGR1_ECSPI2S_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000706#define MXC_CCM_CCGR1_ECSPI3S_OFFSET 4
Stefan Roese33caddf2013-04-10 23:39:28 +0000707#define MXC_CCM_CCGR1_ECSPI3S_MASK (3 << MXC_CCM_CCGR1_ECSPI3S_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000708#define MXC_CCM_CCGR1_ECSPI4S_OFFSET 6
Stefan Roese33caddf2013-04-10 23:39:28 +0000709#define MXC_CCM_CCGR1_ECSPI4S_MASK (3 << MXC_CCM_CCGR1_ECSPI4S_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000710#define MXC_CCM_CCGR1_ECSPI5S_OFFSET 8
Stefan Roese33caddf2013-04-10 23:39:28 +0000711#define MXC_CCM_CCGR1_ECSPI5S_MASK (3 << MXC_CCM_CCGR1_ECSPI5S_OFFSET)
Peng Fan40a6ed12015-07-20 19:28:27 +0800712/* CCGR1_ENET does not exist on i.MX6SX/UL */
713#define MXC_CCM_CCGR1_ENET_OFFSET 10
714#define MXC_CCM_CCGR1_ENET_MASK (3 << MXC_CCM_CCGR1_ENET_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000715#define MXC_CCM_CCGR1_EPIT1S_OFFSET 12
Stefan Roese33caddf2013-04-10 23:39:28 +0000716#define MXC_CCM_CCGR1_EPIT1S_MASK (3 << MXC_CCM_CCGR1_EPIT1S_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000717#define MXC_CCM_CCGR1_EPIT2S_OFFSET 14
Stefan Roese33caddf2013-04-10 23:39:28 +0000718#define MXC_CCM_CCGR1_EPIT2S_MASK (3 << MXC_CCM_CCGR1_EPIT2S_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000719#define MXC_CCM_CCGR1_ESAIS_OFFSET 16
Stefan Roese33caddf2013-04-10 23:39:28 +0000720#define MXC_CCM_CCGR1_ESAIS_MASK (3 << MXC_CCM_CCGR1_ESAIS_OFFSET)
Fabio Estevam712ab882014-06-24 17:40:58 -0300721#ifdef CONFIG_MX6SX
722#define MXC_CCM_CCGR1_WAKEUP_OFFSET 18
723#define MXC_CCM_CCGR1_WAKEUP_MASK (3 << MXC_CCM_CCGR1_WAKEUP_OFFSET)
724#endif
Eric Nelsone4279542012-09-21 07:33:51 +0000725#define MXC_CCM_CCGR1_GPT_BUS_OFFSET 20
Stefan Roese33caddf2013-04-10 23:39:28 +0000726#define MXC_CCM_CCGR1_GPT_BUS_MASK (3 << MXC_CCM_CCGR1_GPT_BUS_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000727#define MXC_CCM_CCGR1_GPT_SERIAL_OFFSET 22
Stefan Roese33caddf2013-04-10 23:39:28 +0000728#define MXC_CCM_CCGR1_GPT_SERIAL_MASK (3 << MXC_CCM_CCGR1_GPT_SERIAL_OFFSET)
Fabio Estevam712ab882014-06-24 17:40:58 -0300729#ifndef CONFIG_MX6SX
Eric Nelsone4279542012-09-21 07:33:51 +0000730#define MXC_CCM_CCGR1_GPU2D_OFFSET 24
Stefan Roese33caddf2013-04-10 23:39:28 +0000731#define MXC_CCM_CCGR1_GPU2D_MASK (3 << MXC_CCM_CCGR1_GPU2D_OFFSET)
Fabio Estevam712ab882014-06-24 17:40:58 -0300732#endif
Eric Nelsone4279542012-09-21 07:33:51 +0000733#define MXC_CCM_CCGR1_GPU3D_OFFSET 26
Stefan Roese33caddf2013-04-10 23:39:28 +0000734#define MXC_CCM_CCGR1_GPU3D_MASK (3 << MXC_CCM_CCGR1_GPU3D_OFFSET)
Fabio Estevam712ab882014-06-24 17:40:58 -0300735#ifdef CONFIG_MX6SX
736#define MXC_CCM_CCGR1_OCRAM_S_OFFSET 28
737#define MXC_CCM_CCGR1_OCRAM_S_MASK (3 << MXC_CCM_CCGR1_OCRAM_S_OFFSET)
738#define MXC_CCM_CCGR1_CANFD_OFFSET 30
739#define MXC_CCM_CCGR1_CANFD_MASK (3 << MXC_CCM_CCGR1_CANFD_OFFSET)
740#endif
Jason Liudec11122011-11-25 00:18:02 +0000741
Eric Nelsone4279542012-09-21 07:33:51 +0000742#define MXC_CCM_CCGR2_HDMI_TX_IAHBCLK_OFFSET 0
Stefan Roese33caddf2013-04-10 23:39:28 +0000743#define MXC_CCM_CCGR2_HDMI_TX_IAHBCLK_MASK (3 << MXC_CCM_CCGR2_HDMI_TX_IAHBCLK_OFFSET)
Peng Fance7a7122016-08-11 14:02:47 +0800744/* i.MX6SX/UL */
Fabio Estevam712ab882014-06-24 17:40:58 -0300745#define MXC_CCM_CCGR2_CSI_OFFSET 2
746#define MXC_CCM_CCGR2_CSI_MASK (3 << MXC_CCM_CCGR2_CSI_OFFSET)
Peng Fance7a7122016-08-11 14:02:47 +0800747
Fabio Estevam712ab882014-06-24 17:40:58 -0300748#ifndef CONFIG_MX6SX
Eric Nelsone4279542012-09-21 07:33:51 +0000749#define MXC_CCM_CCGR2_HDMI_TX_ISFRCLK_OFFSET 4
Stefan Roese33caddf2013-04-10 23:39:28 +0000750#define MXC_CCM_CCGR2_HDMI_TX_ISFRCLK_MASK (3 << MXC_CCM_CCGR2_HDMI_TX_ISFRCLK_OFFSET)
Fabio Estevam712ab882014-06-24 17:40:58 -0300751#endif
Eric Nelsone4279542012-09-21 07:33:51 +0000752#define MXC_CCM_CCGR2_I2C1_SERIAL_OFFSET 6
Stefan Roese33caddf2013-04-10 23:39:28 +0000753#define MXC_CCM_CCGR2_I2C1_SERIAL_MASK (3 << MXC_CCM_CCGR2_I2C1_SERIAL_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000754#define MXC_CCM_CCGR2_I2C2_SERIAL_OFFSET 8
Stefan Roese33caddf2013-04-10 23:39:28 +0000755#define MXC_CCM_CCGR2_I2C2_SERIAL_MASK (3 << MXC_CCM_CCGR2_I2C2_SERIAL_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000756#define MXC_CCM_CCGR2_I2C3_SERIAL_OFFSET 10
Stefan Roese33caddf2013-04-10 23:39:28 +0000757#define MXC_CCM_CCGR2_I2C3_SERIAL_MASK (3 << MXC_CCM_CCGR2_I2C3_SERIAL_OFFSET)
Heiko Schocher5c4b1e92015-05-18 10:56:24 +0200758#define MXC_CCM_CCGR1_I2C4_SERIAL_OFFSET 8
759#define MXC_CCM_CCGR1_I2C4_SERIAL_MASK (3 << MXC_CCM_CCGR1_I2C4_SERIAL_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000760#define MXC_CCM_CCGR2_OCOTP_CTRL_OFFSET 12
Stefan Roese33caddf2013-04-10 23:39:28 +0000761#define MXC_CCM_CCGR2_OCOTP_CTRL_MASK (3 << MXC_CCM_CCGR2_OCOTP_CTRL_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000762#define MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_OFFSET 14
Stefan Roese33caddf2013-04-10 23:39:28 +0000763#define MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_MASK (3 << MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000764#define MXC_CCM_CCGR2_IPMUX1_OFFSET 16
Stefan Roese33caddf2013-04-10 23:39:28 +0000765#define MXC_CCM_CCGR2_IPMUX1_MASK (3 << MXC_CCM_CCGR2_IPMUX1_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000766#define MXC_CCM_CCGR2_IPMUX2_OFFSET 18
Stefan Roese33caddf2013-04-10 23:39:28 +0000767#define MXC_CCM_CCGR2_IPMUX2_MASK (3 << MXC_CCM_CCGR2_IPMUX2_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000768#define MXC_CCM_CCGR2_IPMUX3_OFFSET 20
Stefan Roese33caddf2013-04-10 23:39:28 +0000769#define MXC_CCM_CCGR2_IPMUX3_MASK (3 << MXC_CCM_CCGR2_IPMUX3_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000770#define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC1_IPGS_OFFSET 22
Stefan Roese33caddf2013-04-10 23:39:28 +0000771#define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC1_IPGS_MASK (3 << MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC1_IPGS_OFFSET)
Peng Fan0c481022015-10-29 15:54:46 +0800772/* i.MX6SX/UL LCD and PXP */
Fabio Estevam712ab882014-06-24 17:40:58 -0300773#define MXC_CCM_CCGR2_LCD_OFFSET 28
774#define MXC_CCM_CCGR2_LCD_MASK (3 << MXC_CCM_CCGR2_LCD_OFFSET)
775#define MXC_CCM_CCGR2_PXP_OFFSET 30
776#define MXC_CCM_CCGR2_PXP_MASK (3 << MXC_CCM_CCGR2_PXP_OFFSET)
Peng Fan0c481022015-10-29 15:54:46 +0800777
Eric Nelsone4279542012-09-21 07:33:51 +0000778#define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC2_IPG_OFFSET 24
Stefan Roese33caddf2013-04-10 23:39:28 +0000779#define MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC2_IPG_MASK (3 << MXC_CCM_CCGR2_IPSYNC_IP2APB_TZASC2_IPG_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000780#define MXC_CCM_CCGR2_IPSYNC_VDOA_IPG_MASTER_CLK_OFFSET 26
Stefan Roese33caddf2013-04-10 23:39:28 +0000781#define MXC_CCM_CCGR2_IPSYNC_VDOA_IPG_MASTER_CLK_MASK (3 << MXC_CCM_CCGR2_IPSYNC_VDOA_IPG_MASTER_CLK_OFFSET)
Jason Liudec11122011-11-25 00:18:02 +0000782
Peng Fance7a7122016-08-11 14:02:47 +0800783/* i.MX6ULL */
784#define MXC_CCM_CCGR2_ESAI_CLK_OFFSET 0
785#define MXC_CCM_CCGR2_ESAI_CLK_MASK (3 << MXC_CCM_CCGR2_ESAI_CLK_OFFSET)
786#define MXC_CCM_CCGR2_IOMUXC_SNVS_CLK_OFFSET 4
787#define MXC_CCM_CCGR2_IOMUXC_SNVS_CLK_MASK (3 << MXC_CCM_CCGR2_IOMUXC_SNVS_CLK_OFFSET)
788
Peng Fan40a6ed12015-07-20 19:28:27 +0800789/* Exist on i.MX6SX */
Fabio Estevam712ab882014-06-24 17:40:58 -0300790#define MXC_CCM_CCGR3_M4_OFFSET 2
791#define MXC_CCM_CCGR3_M4_MASK (3 << MXC_CCM_CCGR3_M4_OFFSET)
Peng Fance7a7122016-08-11 14:02:47 +0800792/* i.MX6ULL */
793#define MXC_CCM_CCGR3_EPDC_CLK_ENABLE_OFFSET 4
794#define MXC_CCM_CCGR3_EPDC_CLK_ENABLE_MASK (3 << MXC_CCM_CCGR3_EPDC_CLK_ENABLE_OFFSET)
Fabio Estevam712ab882014-06-24 17:40:58 -0300795#define MXC_CCM_CCGR3_ENET_OFFSET 4
796#define MXC_CCM_CCGR3_ENET_MASK (3 << MXC_CCM_CCGR3_ENET_OFFSET)
797#define MXC_CCM_CCGR3_QSPI_OFFSET 14
798#define MXC_CCM_CCGR3_QSPI_MASK (3 << MXC_CCM_CCGR3_QSPI_OFFSET)
Peng Fan40a6ed12015-07-20 19:28:27 +0800799
Peng Fan9fa509a2016-12-11 19:24:27 +0800800/* i.MX6SL */
801#define MXC_CCM_CCGR3_LCDIF_AXI_OFFSET 6
802#define MXC_CCM_CCGR3_LCDIF_AXI_MASK (3 << MXC_CCM_CCGR3_LCDIF_AXI_OFFSET)
803#define MXC_CCM_CCGR3_LCDIF_PIX_OFFSET 8
804#define MXC_CCM_CCGR3_LCDIF_PIX_MASK (3 << MXC_CCM_CCGR3_LCDIF_PIX_OFFSET)
805
Eric Nelsone4279542012-09-21 07:33:51 +0000806#define MXC_CCM_CCGR3_IPU1_IPU_OFFSET 0
Stefan Roese33caddf2013-04-10 23:39:28 +0000807#define MXC_CCM_CCGR3_IPU1_IPU_MASK (3 << MXC_CCM_CCGR3_IPU1_IPU_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000808#define MXC_CCM_CCGR3_IPU1_IPU_DI0_OFFSET 2
Stefan Roese33caddf2013-04-10 23:39:28 +0000809#define MXC_CCM_CCGR3_IPU1_IPU_DI0_MASK (3 << MXC_CCM_CCGR3_IPU1_IPU_DI0_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000810#define MXC_CCM_CCGR3_IPU1_IPU_DI1_OFFSET 4
Stefan Roese33caddf2013-04-10 23:39:28 +0000811#define MXC_CCM_CCGR3_IPU1_IPU_DI1_MASK (3 << MXC_CCM_CCGR3_IPU1_IPU_DI1_OFFSET)
Peng Fan40a6ed12015-07-20 19:28:27 +0800812
Eric Nelsone4279542012-09-21 07:33:51 +0000813#define MXC_CCM_CCGR3_IPU2_IPU_OFFSET 6
Stefan Roese33caddf2013-04-10 23:39:28 +0000814#define MXC_CCM_CCGR3_IPU2_IPU_MASK (3 << MXC_CCM_CCGR3_IPU2_IPU_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000815#define MXC_CCM_CCGR3_IPU2_IPU_DI0_OFFSET 8
Stefan Roese33caddf2013-04-10 23:39:28 +0000816#define MXC_CCM_CCGR3_IPU2_IPU_DI0_MASK (3 << MXC_CCM_CCGR3_IPU2_IPU_DI0_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000817#define MXC_CCM_CCGR3_IPU2_IPU_DI1_OFFSET 10
Stefan Roese33caddf2013-04-10 23:39:28 +0000818#define MXC_CCM_CCGR3_IPU2_IPU_DI1_MASK (3 << MXC_CCM_CCGR3_IPU2_IPU_DI1_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000819#define MXC_CCM_CCGR3_LDB_DI0_OFFSET 12
Stefan Roese33caddf2013-04-10 23:39:28 +0000820#define MXC_CCM_CCGR3_LDB_DI0_MASK (3 << MXC_CCM_CCGR3_LDB_DI0_OFFSET)
Peng Fan40a6ed12015-07-20 19:28:27 +0800821
822/* QSPI1 exists on i.MX6SX/UL */
Fabio Estevam712ab882014-06-24 17:40:58 -0300823#define MXC_CCM_CCGR3_QSPI1_OFFSET 14
824#define MXC_CCM_CCGR3_QSPI1_MASK (3 << MXC_CCM_CCGR3_QSPI1_OFFSET)
Peng Fan40a6ed12015-07-20 19:28:27 +0800825
Eric Nelsone4279542012-09-21 07:33:51 +0000826#define MXC_CCM_CCGR3_LDB_DI1_OFFSET 14
Stefan Roese33caddf2013-04-10 23:39:28 +0000827#define MXC_CCM_CCGR3_LDB_DI1_MASK (3 << MXC_CCM_CCGR3_LDB_DI1_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000828#define MXC_CCM_CCGR3_MIPI_CORE_CFG_OFFSET 16
Stefan Roese33caddf2013-04-10 23:39:28 +0000829#define MXC_CCM_CCGR3_MIPI_CORE_CFG_MASK (3 << MXC_CCM_CCGR3_MIPI_CORE_CFG_OFFSET)
Peng Fan40a6ed12015-07-20 19:28:27 +0800830
831/* A7_CLKDIV/WDOG1 on i.MX6UL */
832#define MXC_CCM_CCGR3_WDOG1_CLK_ENABLE_OFFSET 16
833#define MXC_CCM_CCGR3_WDOG1_CLK_ENABLE_MASK (3 << MXC_CCM_CCGR3_WDOG1_CLK_ENABLE_OFFSET)
834#define MXC_CCM_CCGR3_A7_CLKDIV_PATCH_OFFSET 18
835#define MXC_CCM_CCGR3_A7_CLKDIV_PATCH_MASK (3 << MXC_CCM_CCGR3_A7_CLKDIV_PATCH_OFFSET)
836
Eric Nelsone4279542012-09-21 07:33:51 +0000837#define MXC_CCM_CCGR3_MLB_OFFSET 18
Stefan Roese33caddf2013-04-10 23:39:28 +0000838#define MXC_CCM_CCGR3_MLB_MASK (3 << MXC_CCM_CCGR3_MLB_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000839#define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P0_OFFSET 20
Stefan Roese33caddf2013-04-10 23:39:28 +0000840#define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P0_MASK (3 << MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P0_OFFSET)
Fabio Estevam712ab882014-06-24 17:40:58 -0300841#ifndef CONFIG_MX6SX
Eric Nelsone4279542012-09-21 07:33:51 +0000842#define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P1_OFFSET 22
Stefan Roese33caddf2013-04-10 23:39:28 +0000843#define MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P1_MASK (3 << MXC_CCM_CCGR3_MMDC_CORE_ACLK_FAST_CORE_P1_OFFSET)
Fabio Estevam712ab882014-06-24 17:40:58 -0300844#endif
Eric Nelsone4279542012-09-21 07:33:51 +0000845#define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P0_OFFSET 24
Stefan Roese33caddf2013-04-10 23:39:28 +0000846#define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P0_MASK (3 << MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P0_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000847#define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P1_OFFSET 26
Stefan Roese33caddf2013-04-10 23:39:28 +0000848#define MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P1_MASK (3 << MXC_CCM_CCGR3_MMDC_CORE_IPG_CLK_P1_OFFSET)
Peng Fan0c481022015-10-29 15:54:46 +0800849
850#define MXC_CCM_CCGR3_DISP_AXI_OFFSET 6
851#define MXC_CCM_CCGR3_DISP_AXI_MASK (3 << MXC_CCM_CCGR3_DISP_AXI_OFFSET)
852#define MXC_CCM_CCGR3_LCDIF2_PIX_OFFSET 8
853#define MXC_CCM_CCGR3_LCDIF2_PIX_MASK (3 << MXC_CCM_CCGR3_LCDIF2_PIX_OFFSET)
854#define MXC_CCM_CCGR3_LCDIF1_PIX_OFFSET 10
855#define MXC_CCM_CCGR3_LCDIF1_PIX_MASK (3 << MXC_CCM_CCGR3_LCDIF1_PIX_OFFSET)
Peng Fan40a6ed12015-07-20 19:28:27 +0800856/* AXI on i.MX6UL */
857#define MXC_CCM_CCGR3_AXI_CLK_OFFSET 28
858#define MXC_CCM_CCGR3_AXI_CLK_MASK (3 << MXC_CCM_CCGR3_AXI_CLK_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000859#define MXC_CCM_CCGR3_OCRAM_OFFSET 28
Stefan Roese33caddf2013-04-10 23:39:28 +0000860#define MXC_CCM_CCGR3_OCRAM_MASK (3 << MXC_CCM_CCGR3_OCRAM_OFFSET)
Peng Fan40a6ed12015-07-20 19:28:27 +0800861
Peng Fance7a7122016-08-11 14:02:47 +0800862/* GPIO4 on i.MX6UL/ULL */
Peng Fan40a6ed12015-07-20 19:28:27 +0800863#define MXC_CCM_CCGR3_GPIO4_CLK_OFFSET 30
864#define MXC_CCM_CCGR3_GPIO4_CLK_MASK (3 << MXC_CCM_CCGR3_GPIO4_CLK_OFFSET)
865
Fabio Estevam712ab882014-06-24 17:40:58 -0300866#ifndef CONFIG_MX6SX
Eric Nelsone4279542012-09-21 07:33:51 +0000867#define MXC_CCM_CCGR3_OPENVGAXICLK_OFFSET 30
Stefan Roese33caddf2013-04-10 23:39:28 +0000868#define MXC_CCM_CCGR3_OPENVGAXICLK_MASK (3 << MXC_CCM_CCGR3_OPENVGAXICLK_OFFSET)
Fabio Estevam712ab882014-06-24 17:40:58 -0300869#endif
Jason Liudec11122011-11-25 00:18:02 +0000870
Peng Fance7a7122016-08-11 14:02:47 +0800871/* i.MX6ULL */
872#define MXC_CCM_CCGR3_IOMUXC_SNVS_GPR_CLK_OFFSET 30
873#define MXC_CCM_CCGR3_IOMUXC_SNVS_GPR_CLK_MASK (3 << MXC_CCM_CCGR3_IOMUXC_SNVS_GPR_CLK_OFFSET)
874
Eric Nelsone4279542012-09-21 07:33:51 +0000875#define MXC_CCM_CCGR4_PCIE_OFFSET 0
Stefan Roese33caddf2013-04-10 23:39:28 +0000876#define MXC_CCM_CCGR4_PCIE_MASK (3 << MXC_CCM_CCGR4_PCIE_OFFSET)
Peng Fan40a6ed12015-07-20 19:28:27 +0800877/* QSPI2 on i.MX6SX */
Fabio Estevam712ab882014-06-24 17:40:58 -0300878#define MXC_CCM_CCGR4_QSPI2_ENFC_OFFSET 10
879#define MXC_CCM_CCGR4_QSPI2_ENFC_MASK (3 << MXC_CCM_CCGR4_QSPI2_ENFC_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000880#define MXC_CCM_CCGR4_PL301_MX6QFAST1_S133_OFFSET 8
Stefan Roese33caddf2013-04-10 23:39:28 +0000881#define MXC_CCM_CCGR4_PL301_MX6QFAST1_S133_MASK (3 << MXC_CCM_CCGR4_PL301_MX6QFAST1_S133_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000882#define MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET 12
Stefan Roese33caddf2013-04-10 23:39:28 +0000883#define MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_MASK (3 << MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000884#define MXC_CCM_CCGR4_PL301_MX6QPER2_MAINCLK_ENABLE_OFFSET 14
Stefan Roese33caddf2013-04-10 23:39:28 +0000885#define MXC_CCM_CCGR4_PL301_MX6QPER2_MAINCLK_ENABLE_MASK (3 << MXC_CCM_CCGR4_PL301_MX6QPER2_MAINCLK_ENABLE_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000886#define MXC_CCM_CCGR4_PWM1_OFFSET 16
Stefan Roese33caddf2013-04-10 23:39:28 +0000887#define MXC_CCM_CCGR4_PWM1_MASK (3 << MXC_CCM_CCGR4_PWM1_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000888#define MXC_CCM_CCGR4_PWM2_OFFSET 18
Stefan Roese33caddf2013-04-10 23:39:28 +0000889#define MXC_CCM_CCGR4_PWM2_MASK (3 << MXC_CCM_CCGR4_PWM2_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000890#define MXC_CCM_CCGR4_PWM3_OFFSET 20
Stefan Roese33caddf2013-04-10 23:39:28 +0000891#define MXC_CCM_CCGR4_PWM3_MASK (3 << MXC_CCM_CCGR4_PWM3_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000892#define MXC_CCM_CCGR4_PWM4_OFFSET 22
Stefan Roese33caddf2013-04-10 23:39:28 +0000893#define MXC_CCM_CCGR4_PWM4_MASK (3 << MXC_CCM_CCGR4_PWM4_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000894#define MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_OFFSET 24
Stefan Roese33caddf2013-04-10 23:39:28 +0000895#define MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK (3 << MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000896#define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_OFFSET 26
Stefan Roese33caddf2013-04-10 23:39:28 +0000897#define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK (3 << MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000898#define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_OFFSET 28
Stefan Roese33caddf2013-04-10 23:39:28 +0000899#define MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK (3 << MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000900#define MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_OFFSET 30
Stefan Roese33caddf2013-04-10 23:39:28 +0000901#define MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK (3 << MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_OFFSET)
Jason Liudec11122011-11-25 00:18:02 +0000902
Eric Nelsone4279542012-09-21 07:33:51 +0000903#define MXC_CCM_CCGR5_ROM_OFFSET 0
Stefan Roese33caddf2013-04-10 23:39:28 +0000904#define MXC_CCM_CCGR5_ROM_MASK (3 << MXC_CCM_CCGR5_ROM_OFFSET)
Fabio Estevam712ab882014-06-24 17:40:58 -0300905#ifndef CONFIG_MX6SX
Eric Nelsone4279542012-09-21 07:33:51 +0000906#define MXC_CCM_CCGR5_SATA_OFFSET 4
Stefan Roese33caddf2013-04-10 23:39:28 +0000907#define MXC_CCM_CCGR5_SATA_MASK (3 << MXC_CCM_CCGR5_SATA_OFFSET)
Fabio Estevam712ab882014-06-24 17:40:58 -0300908#endif
Eric Nelsone4279542012-09-21 07:33:51 +0000909#define MXC_CCM_CCGR5_SDMA_OFFSET 6
Stefan Roese33caddf2013-04-10 23:39:28 +0000910#define MXC_CCM_CCGR5_SDMA_MASK (3 << MXC_CCM_CCGR5_SDMA_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000911#define MXC_CCM_CCGR5_SPBA_OFFSET 12
Stefan Roese33caddf2013-04-10 23:39:28 +0000912#define MXC_CCM_CCGR5_SPBA_MASK (3 << MXC_CCM_CCGR5_SPBA_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000913#define MXC_CCM_CCGR5_SPDIF_OFFSET 14
Stefan Roese33caddf2013-04-10 23:39:28 +0000914#define MXC_CCM_CCGR5_SPDIF_MASK (3 << MXC_CCM_CCGR5_SPDIF_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000915#define MXC_CCM_CCGR5_SSI1_OFFSET 18
Stefan Roese33caddf2013-04-10 23:39:28 +0000916#define MXC_CCM_CCGR5_SSI1_MASK (3 << MXC_CCM_CCGR5_SSI1_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000917#define MXC_CCM_CCGR5_SSI2_OFFSET 20
Stefan Roese33caddf2013-04-10 23:39:28 +0000918#define MXC_CCM_CCGR5_SSI2_MASK (3 << MXC_CCM_CCGR5_SSI2_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000919#define MXC_CCM_CCGR5_SSI3_OFFSET 22
Stefan Roese33caddf2013-04-10 23:39:28 +0000920#define MXC_CCM_CCGR5_SSI3_MASK (3 << MXC_CCM_CCGR5_SSI3_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000921#define MXC_CCM_CCGR5_UART_OFFSET 24
Stefan Roese33caddf2013-04-10 23:39:28 +0000922#define MXC_CCM_CCGR5_UART_MASK (3 << MXC_CCM_CCGR5_UART_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000923#define MXC_CCM_CCGR5_UART_SERIAL_OFFSET 26
Stefan Roese33caddf2013-04-10 23:39:28 +0000924#define MXC_CCM_CCGR5_UART_SERIAL_MASK (3 << MXC_CCM_CCGR5_UART_SERIAL_OFFSET)
Fabio Estevam712ab882014-06-24 17:40:58 -0300925#ifdef CONFIG_MX6SX
926#define MXC_CCM_CCGR5_SAI1_OFFSET 20
927#define MXC_CCM_CCGR5_SAI1_MASK (3 << MXC_CCM_CCGR5_SAI1_OFFSET)
928#define MXC_CCM_CCGR5_SAI2_OFFSET 30
929#define MXC_CCM_CCGR5_SAI2_MASK (3 << MXC_CCM_CCGR5_SAI2_OFFSET)
930#endif
Jason Liudec11122011-11-25 00:18:02 +0000931
Peng Fan53f3c9e2015-07-11 11:38:43 +0800932/* PRG_CLK0 exists on i.MX6QP */
933#define MXC_CCM_CCGR6_PRG_CLK0_MASK (3 << 24)
934
Eric Nelsone4279542012-09-21 07:33:51 +0000935#define MXC_CCM_CCGR6_USBOH3_OFFSET 0
Stefan Roese33caddf2013-04-10 23:39:28 +0000936#define MXC_CCM_CCGR6_USBOH3_MASK (3 << MXC_CCM_CCGR6_USBOH3_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000937#define MXC_CCM_CCGR6_USDHC1_OFFSET 2
Stefan Roese33caddf2013-04-10 23:39:28 +0000938#define MXC_CCM_CCGR6_USDHC1_MASK (3 << MXC_CCM_CCGR6_USDHC1_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000939#define MXC_CCM_CCGR6_USDHC2_OFFSET 4
Stefan Roese33caddf2013-04-10 23:39:28 +0000940#define MXC_CCM_CCGR6_USDHC2_MASK (3 << MXC_CCM_CCGR6_USDHC2_OFFSET)
Peng Fance7a7122016-08-11 14:02:47 +0800941#define MXC_CCM_CCGR6_SIM1_CLK_OFFSET 6
942#define MXC_CCM_CCGR6_SIM1_CLK_MASK (3 << MXC_CCM_CCGR6_SIM1_CLK_OFFSET)
943#define MXC_CCM_CCGR6_SIM2_CLK_OFFSET 8
944#define MXC_CCM_CCGR6_SIM2_CLK_MASK (3 << MXC_CCM_CCGR6_SIM2_CLK_OFFSET)
945/* i.MX6ULL */
946#define MXC_CCM_CCGR6_IPMUX4_CLK_OFFSET 8
947#define MXC_CCM_CCGR6_IPMUX4_CLK_MASK (3 << MXC_CCM_CCGR6_IPMUX4_CLK_OFFSET)
Peng Fan40a6ed12015-07-20 19:28:27 +0800948/* GPMI/BCH on i.MX6UL */
949#define MXC_CCM_CCGR6_BCH_OFFSET 6
950#define MXC_CCM_CCGR6_BCH_MASK (3 << MXC_CCM_CCGR6_BCH_OFFSET)
951#define MXC_CCM_CCGR6_GPMI_OFFSET 8
952#define MXC_CCM_CCGR6_GPMI_MASK (3 << MXC_CCM_CCGR6_GPMI_OFFSET)
953
Eric Nelsone4279542012-09-21 07:33:51 +0000954#define MXC_CCM_CCGR6_USDHC3_OFFSET 6
Stefan Roese33caddf2013-04-10 23:39:28 +0000955#define MXC_CCM_CCGR6_USDHC3_MASK (3 << MXC_CCM_CCGR6_USDHC3_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000956#define MXC_CCM_CCGR6_USDHC4_OFFSET 8
Stefan Roese33caddf2013-04-10 23:39:28 +0000957#define MXC_CCM_CCGR6_USDHC4_MASK (3 << MXC_CCM_CCGR6_USDHC4_OFFSET)
Eric Nelsone4279542012-09-21 07:33:51 +0000958#define MXC_CCM_CCGR6_EMI_SLOW_OFFSET 10
Stefan Roese33caddf2013-04-10 23:39:28 +0000959#define MXC_CCM_CCGR6_EMI_SLOW_MASK (3 << MXC_CCM_CCGR6_EMI_SLOW_OFFSET)
Peng Fance7a7122016-08-11 14:02:47 +0800960/* i.MX6ULL */
961#define MXC_CCM_CCGR6_AIPS_TZ3_CLK_OFFSET 18
962#define MXC_CCM_CCGR6_AIPS_TZ3_CLK_MASK (3 << MXC_CCM_CCGR6_AIPS_TZ3_CLK_OFFSET)
Peng Fand847db72015-07-01 17:01:50 +0800963/* The following *CCGR6* exist only i.MX6SX */
Fabio Estevam712ab882014-06-24 17:40:58 -0300964#define MXC_CCM_CCGR6_PWM8_OFFSET 16
965#define MXC_CCM_CCGR6_PWM8_MASK (3 << MXC_CCM_CCGR6_PWM8_OFFSET)
966#define MXC_CCM_CCGR6_VADC_OFFSET 20
967#define MXC_CCM_CCGR6_VADC_MASK (3 << MXC_CCM_CCGR6_VADC_OFFSET)
968#define MXC_CCM_CCGR6_GIS_OFFSET 22
969#define MXC_CCM_CCGR6_GIS_MASK (3 << MXC_CCM_CCGR6_GIS_OFFSET)
970#define MXC_CCM_CCGR6_I2C4_OFFSET 24
971#define MXC_CCM_CCGR6_I2C4_MASK (3 << MXC_CCM_CCGR6_I2C4_OFFSET)
972#define MXC_CCM_CCGR6_PWM5_OFFSET 26
973#define MXC_CCM_CCGR6_PWM5_MASK (3 << MXC_CCM_CCGR6_PWM5_OFFSET)
974#define MXC_CCM_CCGR6_PWM6_OFFSET 28
975#define MXC_CCM_CCGR6_PWM6_MASK (3 << MXC_CCM_CCGR6_PWM6_OFFSET)
976#define MXC_CCM_CCGR6_PWM7_OFFSET 30
977#define MXC_CCM_CCGR6_PWM7_MASK (3 << MXC_CCM_CCGR6_PWM7_OFFSET)
Peng Fand847db72015-07-01 17:01:50 +0800978/* The two does not exist on i.MX6SX */
Eric Nelsone4279542012-09-21 07:33:51 +0000979#define MXC_CCM_CCGR6_VDOAXICLK_OFFSET 12
Stefan Roese33caddf2013-04-10 23:39:28 +0000980#define MXC_CCM_CCGR6_VDOAXICLK_MASK (3 << MXC_CCM_CCGR6_VDOAXICLK_OFFSET)
Jason Liudec11122011-11-25 00:18:02 +0000981
Jason Liudec11122011-11-25 00:18:02 +0000982#define BM_ANADIG_PLL_SYS_LOCK 0x80000000
983#define BP_ANADIG_PLL_SYS_RSVD0 20
984#define BM_ANADIG_PLL_SYS_RSVD0 0x7FF00000
985#define BF_ANADIG_PLL_SYS_RSVD0(v) \
986 (((v) << 20) & BM_ANADIG_PLL_SYS_RSVD0)
987#define BM_ANADIG_PLL_SYS_PLL_SEL 0x00080000
988#define BM_ANADIG_PLL_SYS_LVDS_24MHZ_SEL 0x00040000
989#define BM_ANADIG_PLL_SYS_LVDS_SEL 0x00020000
990#define BM_ANADIG_PLL_SYS_BYPASS 0x00010000
991#define BP_ANADIG_PLL_SYS_BYPASS_CLK_SRC 14
992#define BM_ANADIG_PLL_SYS_BYPASS_CLK_SRC 0x0000C000
993#define BF_ANADIG_PLL_SYS_BYPASS_CLK_SRC(v) \
994 (((v) << 14) & BM_ANADIG_PLL_SYS_BYPASS_CLK_SRC)
995#define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__OSC_24M 0x0
996#define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__ANACLK_1 0x1
997#define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__ANACLK_2 0x2
998#define BV_ANADIG_PLL_SYS_BYPASS_CLK_SRC__XOR 0x3
999#define BM_ANADIG_PLL_SYS_ENABLE 0x00002000
1000#define BM_ANADIG_PLL_SYS_POWERDOWN 0x00001000
1001#define BM_ANADIG_PLL_SYS_HOLD_RING_OFF 0x00000800
1002#define BM_ANADIG_PLL_SYS_DOUBLE_CP 0x00000400
1003#define BM_ANADIG_PLL_SYS_HALF_CP 0x00000200
1004#define BM_ANADIG_PLL_SYS_DOUBLE_LF 0x00000100
1005#define BM_ANADIG_PLL_SYS_HALF_LF 0x00000080
1006#define BP_ANADIG_PLL_SYS_DIV_SELECT 0
1007#define BM_ANADIG_PLL_SYS_DIV_SELECT 0x0000007F
1008#define BF_ANADIG_PLL_SYS_DIV_SELECT(v) \
1009 (((v) << 0) & BM_ANADIG_PLL_SYS_DIV_SELECT)
1010
1011#define BM_ANADIG_USB1_PLL_480_CTRL_LOCK 0x80000000
1012#define BP_ANADIG_USB1_PLL_480_CTRL_RSVD1 17
1013#define BM_ANADIG_USB1_PLL_480_CTRL_RSVD1 0x7FFE0000
1014#define BF_ANADIG_USB1_PLL_480_CTRL_RSVD1(v) \
1015 (((v) << 17) & BM_ANADIG_USB1_PLL_480_CTRL_RSVD1)
1016#define BM_ANADIG_USB1_PLL_480_CTRL_BYPASS 0x00010000
1017#define BP_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC 14
1018#define BM_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC 0x0000C000
1019#define BF_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC(v) \
1020 (((v) << 14) & BM_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC)
1021#define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__OSC_24M 0x0
1022#define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__ANACLK_1 0x1
1023#define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__ANACLK_2 0x2
1024#define BV_ANADIG_USB1_PLL_480_CTRL_BYPASS_CLK_SRC__XOR 0x3
1025#define BM_ANADIG_USB1_PLL_480_CTRL_ENABLE 0x00002000
1026#define BM_ANADIG_USB1_PLL_480_CTRL_POWER 0x00001000
1027#define BM_ANADIG_USB1_PLL_480_CTRL_HOLD_RING_OFF 0x00000800
1028#define BM_ANADIG_USB1_PLL_480_CTRL_DOUBLE_CP 0x00000400
1029#define BM_ANADIG_USB1_PLL_480_CTRL_HALF_CP 0x00000200
1030#define BM_ANADIG_USB1_PLL_480_CTRL_DOUBLE_LF 0x00000100
1031#define BM_ANADIG_USB1_PLL_480_CTRL_HALF_LF 0x00000080
1032#define BM_ANADIG_USB1_PLL_480_CTRL_EN_USB_CLKS 0x00000040
1033#define BM_ANADIG_USB1_PLL_480_CTRL_RSVD0 0x00000020
1034#define BP_ANADIG_USB1_PLL_480_CTRL_CONTROL0 2
1035#define BM_ANADIG_USB1_PLL_480_CTRL_CONTROL0 0x0000001C
1036#define BF_ANADIG_USB1_PLL_480_CTRL_CONTROL0(v) \
1037 (((v) << 2) & BM_ANADIG_USB1_PLL_480_CTRL_CONTROL0)
1038#define BP_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT 0
1039#define BM_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT 0x00000003
1040#define BF_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT(v) \
1041 (((v) << 0) & BM_ANADIG_USB1_PLL_480_CTRL_DIV_SELECT)
1042
1043#define BM_ANADIG_PLL_528_LOCK 0x80000000
1044#define BP_ANADIG_PLL_528_RSVD1 19
1045#define BM_ANADIG_PLL_528_RSVD1 0x7FF80000
1046#define BF_ANADIG_PLL_528_RSVD1(v) \
1047 (((v) << 19) & BM_ANADIG_PLL_528_RSVD1)
1048#define BM_ANADIG_PLL_528_PFD_OFFSET_EN 0x00040000
1049#define BM_ANADIG_PLL_528_DITHER_ENABLE 0x00020000
1050#define BM_ANADIG_PLL_528_BYPASS 0x00010000
1051#define BP_ANADIG_PLL_528_BYPASS_CLK_SRC 14
1052#define BM_ANADIG_PLL_528_BYPASS_CLK_SRC 0x0000C000
1053#define BF_ANADIG_PLL_528_BYPASS_CLK_SRC(v) \
1054 (((v) << 14) & BM_ANADIG_PLL_528_BYPASS_CLK_SRC)
1055#define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__OSC_24M 0x0
1056#define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__ANACLK_1 0x1
1057#define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__ANACLK_2 0x2
1058#define BV_ANADIG_PLL_528_BYPASS_CLK_SRC__XOR 0x3
1059#define BM_ANADIG_PLL_528_ENABLE 0x00002000
1060#define BM_ANADIG_PLL_528_POWERDOWN 0x00001000
1061#define BM_ANADIG_PLL_528_HOLD_RING_OFF 0x00000800
1062#define BM_ANADIG_PLL_528_DOUBLE_CP 0x00000400
1063#define BM_ANADIG_PLL_528_HALF_CP 0x00000200
1064#define BM_ANADIG_PLL_528_DOUBLE_LF 0x00000100
1065#define BM_ANADIG_PLL_528_HALF_LF 0x00000080
1066#define BP_ANADIG_PLL_528_RSVD0 1
1067#define BM_ANADIG_PLL_528_RSVD0 0x0000007E
1068#define BF_ANADIG_PLL_528_RSVD0(v) \
1069 (((v) << 1) & BM_ANADIG_PLL_528_RSVD0)
1070#define BM_ANADIG_PLL_528_DIV_SELECT 0x00000001
1071
1072#define BP_ANADIG_PLL_528_SS_STOP 16
1073#define BM_ANADIG_PLL_528_SS_STOP 0xFFFF0000
1074#define BF_ANADIG_PLL_528_SS_STOP(v) \
1075 (((v) << 16) & BM_ANADIG_PLL_528_SS_STOP)
1076#define BM_ANADIG_PLL_528_SS_ENABLE 0x00008000
1077#define BP_ANADIG_PLL_528_SS_STEP 0
1078#define BM_ANADIG_PLL_528_SS_STEP 0x00007FFF
1079#define BF_ANADIG_PLL_528_SS_STEP(v) \
1080 (((v) << 0) & BM_ANADIG_PLL_528_SS_STEP)
1081
1082#define BP_ANADIG_PLL_528_NUM_RSVD0 30
1083#define BM_ANADIG_PLL_528_NUM_RSVD0 0xC0000000
1084#define BF_ANADIG_PLL_528_NUM_RSVD0(v) \
1085 (((v) << 30) & BM_ANADIG_PLL_528_NUM_RSVD0)
1086#define BP_ANADIG_PLL_528_NUM_A 0
1087#define BM_ANADIG_PLL_528_NUM_A 0x3FFFFFFF
1088#define BF_ANADIG_PLL_528_NUM_A(v) \
1089 (((v) << 0) & BM_ANADIG_PLL_528_NUM_A)
1090
1091#define BP_ANADIG_PLL_528_DENOM_RSVD0 30
1092#define BM_ANADIG_PLL_528_DENOM_RSVD0 0xC0000000
1093#define BF_ANADIG_PLL_528_DENOM_RSVD0(v) \
1094 (((v) << 30) & BM_ANADIG_PLL_528_DENOM_RSVD0)
1095#define BP_ANADIG_PLL_528_DENOM_B 0
1096#define BM_ANADIG_PLL_528_DENOM_B 0x3FFFFFFF
1097#define BF_ANADIG_PLL_528_DENOM_B(v) \
1098 (((v) << 0) & BM_ANADIG_PLL_528_DENOM_B)
1099
1100#define BM_ANADIG_PLL_AUDIO_LOCK 0x80000000
1101#define BP_ANADIG_PLL_AUDIO_RSVD0 22
1102#define BM_ANADIG_PLL_AUDIO_RSVD0 0x7FC00000
1103#define BF_ANADIG_PLL_AUDIO_RSVD0(v) \
1104 (((v) << 22) & BM_ANADIG_PLL_AUDIO_RSVD0)
1105#define BM_ANADIG_PLL_AUDIO_SSC_EN 0x00200000
1106#define BP_ANADIG_PLL_AUDIO_TEST_DIV_SELECT 19
1107#define BM_ANADIG_PLL_AUDIO_TEST_DIV_SELECT 0x00180000
1108#define BF_ANADIG_PLL_AUDIO_TEST_DIV_SELECT(v) \
1109 (((v) << 19) & BM_ANADIG_PLL_AUDIO_TEST_DIV_SELECT)
1110#define BM_ANADIG_PLL_AUDIO_PFD_OFFSET_EN 0x00040000
1111#define BM_ANADIG_PLL_AUDIO_DITHER_ENABLE 0x00020000
1112#define BM_ANADIG_PLL_AUDIO_BYPASS 0x00010000
1113#define BP_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC 14
1114#define BM_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC 0x0000C000
1115#define BF_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC(v) \
1116 (((v) << 14) & BM_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC)
1117#define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__OSC_24M 0x0
1118#define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__ANACLK_1 0x1
1119#define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__ANACLK_2 0x2
1120#define BV_ANADIG_PLL_AUDIO_BYPASS_CLK_SRC__XOR 0x3
1121#define BM_ANADIG_PLL_AUDIO_ENABLE 0x00002000
1122#define BM_ANADIG_PLL_AUDIO_POWERDOWN 0x00001000
1123#define BM_ANADIG_PLL_AUDIO_HOLD_RING_OFF 0x00000800
1124#define BM_ANADIG_PLL_AUDIO_DOUBLE_CP 0x00000400
1125#define BM_ANADIG_PLL_AUDIO_HALF_CP 0x00000200
1126#define BM_ANADIG_PLL_AUDIO_DOUBLE_LF 0x00000100
1127#define BM_ANADIG_PLL_AUDIO_HALF_LF 0x00000080
1128#define BP_ANADIG_PLL_AUDIO_DIV_SELECT 0
1129#define BM_ANADIG_PLL_AUDIO_DIV_SELECT 0x0000007F
1130#define BF_ANADIG_PLL_AUDIO_DIV_SELECT(v) \
1131 (((v) << 0) & BM_ANADIG_PLL_AUDIO_DIV_SELECT)
1132
1133#define BP_ANADIG_PLL_AUDIO_NUM_RSVD0 30
1134#define BM_ANADIG_PLL_AUDIO_NUM_RSVD0 0xC0000000
1135#define BF_ANADIG_PLL_AUDIO_NUM_RSVD0(v) \
1136 (((v) << 30) & BM_ANADIG_PLL_AUDIO_NUM_RSVD0)
1137#define BP_ANADIG_PLL_AUDIO_NUM_A 0
1138#define BM_ANADIG_PLL_AUDIO_NUM_A 0x3FFFFFFF
1139#define BF_ANADIG_PLL_AUDIO_NUM_A(v) \
1140 (((v) << 0) & BM_ANADIG_PLL_AUDIO_NUM_A)
1141
1142#define BP_ANADIG_PLL_AUDIO_DENOM_RSVD0 30
1143#define BM_ANADIG_PLL_AUDIO_DENOM_RSVD0 0xC0000000
1144#define BF_ANADIG_PLL_AUDIO_DENOM_RSVD0(v) \
1145 (((v) << 30) & BM_ANADIG_PLL_AUDIO_DENOM_RSVD0)
1146#define BP_ANADIG_PLL_AUDIO_DENOM_B 0
1147#define BM_ANADIG_PLL_AUDIO_DENOM_B 0x3FFFFFFF
1148#define BF_ANADIG_PLL_AUDIO_DENOM_B(v) \
1149 (((v) << 0) & BM_ANADIG_PLL_AUDIO_DENOM_B)
1150
1151#define BM_ANADIG_PLL_VIDEO_LOCK 0x80000000
1152#define BP_ANADIG_PLL_VIDEO_RSVD0 22
1153#define BM_ANADIG_PLL_VIDEO_RSVD0 0x7FC00000
1154#define BF_ANADIG_PLL_VIDEO_RSVD0(v) \
1155 (((v) << 22) & BM_ANADIG_PLL_VIDEO_RSVD0)
1156#define BM_ANADIG_PLL_VIDEO_SSC_EN 0x00200000
Soeren Moch54a4bcb2014-10-24 16:33:28 +02001157#define BP_ANADIG_PLL_VIDEO_POST_DIV_SELECT 19
1158#define BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT 0x00180000
1159#define BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(v) \
1160 (((v) << 19) & BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT)
Jason Liudec11122011-11-25 00:18:02 +00001161#define BM_ANADIG_PLL_VIDEO_PFD_OFFSET_EN 0x00040000
1162#define BM_ANADIG_PLL_VIDEO_DITHER_ENABLE 0x00020000
1163#define BM_ANADIG_PLL_VIDEO_BYPASS 0x00010000
1164#define BP_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC 14
1165#define BM_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC 0x0000C000
1166#define BF_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC(v) \
1167 (((v) << 14) & BM_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC)
1168#define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__OSC_24M 0x0
1169#define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__ANACLK_1 0x1
1170#define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__ANACLK_2 0x2
1171#define BV_ANADIG_PLL_VIDEO_BYPASS_CLK_SRC__XOR 0x3
1172#define BM_ANADIG_PLL_VIDEO_ENABLE 0x00002000
1173#define BM_ANADIG_PLL_VIDEO_POWERDOWN 0x00001000
1174#define BM_ANADIG_PLL_VIDEO_HOLD_RING_OFF 0x00000800
1175#define BM_ANADIG_PLL_VIDEO_DOUBLE_CP 0x00000400
1176#define BM_ANADIG_PLL_VIDEO_HALF_CP 0x00000200
1177#define BM_ANADIG_PLL_VIDEO_DOUBLE_LF 0x00000100
1178#define BM_ANADIG_PLL_VIDEO_HALF_LF 0x00000080
1179#define BP_ANADIG_PLL_VIDEO_DIV_SELECT 0
1180#define BM_ANADIG_PLL_VIDEO_DIV_SELECT 0x0000007F
1181#define BF_ANADIG_PLL_VIDEO_DIV_SELECT(v) \
1182 (((v) << 0) & BM_ANADIG_PLL_VIDEO_DIV_SELECT)
1183
1184#define BP_ANADIG_PLL_VIDEO_NUM_RSVD0 30
1185#define BM_ANADIG_PLL_VIDEO_NUM_RSVD0 0xC0000000
1186#define BF_ANADIG_PLL_VIDEO_NUM_RSVD0(v) \
1187 (((v) << 30) & BM_ANADIG_PLL_VIDEO_NUM_RSVD0)
1188#define BP_ANADIG_PLL_VIDEO_NUM_A 0
1189#define BM_ANADIG_PLL_VIDEO_NUM_A 0x3FFFFFFF
1190#define BF_ANADIG_PLL_VIDEO_NUM_A(v) \
1191 (((v) << 0) & BM_ANADIG_PLL_VIDEO_NUM_A)
1192
1193#define BP_ANADIG_PLL_VIDEO_DENOM_RSVD0 30
1194#define BM_ANADIG_PLL_VIDEO_DENOM_RSVD0 0xC0000000
1195#define BF_ANADIG_PLL_VIDEO_DENOM_RSVD0(v) \
1196 (((v) << 30) & BM_ANADIG_PLL_VIDEO_DENOM_RSVD0)
1197#define BP_ANADIG_PLL_VIDEO_DENOM_B 0
1198#define BM_ANADIG_PLL_VIDEO_DENOM_B 0x3FFFFFFF
1199#define BF_ANADIG_PLL_VIDEO_DENOM_B(v) \
1200 (((v) << 0) & BM_ANADIG_PLL_VIDEO_DENOM_B)
1201
1202#define BM_ANADIG_PLL_ENET_LOCK 0x80000000
1203#define BP_ANADIG_PLL_ENET_RSVD1 21
1204#define BM_ANADIG_PLL_ENET_RSVD1 0x7FE00000
1205#define BF_ANADIG_PLL_ENET_RSVD1(v) \
1206 (((v) << 21) & BM_ANADIG_PLL_ENET_RSVD1)
Fabio Estevam3bc9bc12014-08-15 00:24:29 -03001207#define BM_ANADIG_PLL_ENET_REF_25M_ENABLE 0x00200000
Jason Liudec11122011-11-25 00:18:02 +00001208#define BM_ANADIG_PLL_ENET_ENABLE_SATA 0x00100000
1209#define BM_ANADIG_PLL_ENET_ENABLE_PCIE 0x00080000
1210#define BM_ANADIG_PLL_ENET_PFD_OFFSET_EN 0x00040000
1211#define BM_ANADIG_PLL_ENET_DITHER_ENABLE 0x00020000
1212#define BM_ANADIG_PLL_ENET_BYPASS 0x00010000
1213#define BP_ANADIG_PLL_ENET_BYPASS_CLK_SRC 14
1214#define BM_ANADIG_PLL_ENET_BYPASS_CLK_SRC 0x0000C000
1215#define BF_ANADIG_PLL_ENET_BYPASS_CLK_SRC(v) \
1216 (((v) << 14) & BM_ANADIG_PLL_ENET_BYPASS_CLK_SRC)
1217#define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__OSC_24M 0x0
1218#define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__ANACLK_1 0x1
1219#define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__ANACLK_2 0x2
1220#define BV_ANADIG_PLL_ENET_BYPASS_CLK_SRC__XOR 0x3
1221#define BM_ANADIG_PLL_ENET_ENABLE 0x00002000
1222#define BM_ANADIG_PLL_ENET_POWERDOWN 0x00001000
1223#define BM_ANADIG_PLL_ENET_HOLD_RING_OFF 0x00000800
1224#define BM_ANADIG_PLL_ENET_DOUBLE_CP 0x00000400
1225#define BM_ANADIG_PLL_ENET_HALF_CP 0x00000200
1226#define BM_ANADIG_PLL_ENET_DOUBLE_LF 0x00000100
1227#define BM_ANADIG_PLL_ENET_HALF_LF 0x00000080
1228#define BP_ANADIG_PLL_ENET_RSVD0 2
1229#define BM_ANADIG_PLL_ENET_RSVD0 0x0000007C
1230#define BF_ANADIG_PLL_ENET_RSVD0(v) \
1231 (((v) << 2) & BM_ANADIG_PLL_ENET_RSVD0)
1232#define BP_ANADIG_PLL_ENET_DIV_SELECT 0
1233#define BM_ANADIG_PLL_ENET_DIV_SELECT 0x00000003
1234#define BF_ANADIG_PLL_ENET_DIV_SELECT(v) \
1235 (((v) << 0) & BM_ANADIG_PLL_ENET_DIV_SELECT)
1236
Peng Fan967a83b2015-08-12 17:46:50 +08001237/* ENET2 for i.MX6SX/UL */
1238#define BM_ANADIG_PLL_ENET2_ENABLE 0x00100000
1239#define BM_ANADIG_PLL_ENET2_DIV_SELECT 0x0000000C
1240#define BF_ANADIG_PLL_ENET2_DIV_SELECT(v) \
1241 (((v) << 2) & BM_ANADIG_PLL_ENET2_DIV_SELECT)
1242
Jason Liudec11122011-11-25 00:18:02 +00001243#define BM_ANADIG_PFD_480_PFD3_CLKGATE 0x80000000
1244#define BM_ANADIG_PFD_480_PFD3_STABLE 0x40000000
1245#define BP_ANADIG_PFD_480_PFD3_FRAC 24
1246#define BM_ANADIG_PFD_480_PFD3_FRAC 0x3F000000
1247#define BF_ANADIG_PFD_480_PFD3_FRAC(v) \
1248 (((v) << 24) & BM_ANADIG_PFD_480_PFD3_FRAC)
1249#define BM_ANADIG_PFD_480_PFD2_CLKGATE 0x00800000
1250#define BM_ANADIG_PFD_480_PFD2_STABLE 0x00400000
1251#define BP_ANADIG_PFD_480_PFD2_FRAC 16
1252#define BM_ANADIG_PFD_480_PFD2_FRAC 0x003F0000
1253#define BF_ANADIG_PFD_480_PFD2_FRAC(v) \
1254 (((v) << 16) & BM_ANADIG_PFD_480_PFD2_FRAC)
1255#define BM_ANADIG_PFD_480_PFD1_CLKGATE 0x00008000
1256#define BM_ANADIG_PFD_480_PFD1_STABLE 0x00004000
1257#define BP_ANADIG_PFD_480_PFD1_FRAC 8
1258#define BM_ANADIG_PFD_480_PFD1_FRAC 0x00003F00
1259#define BF_ANADIG_PFD_480_PFD1_FRAC(v) \
1260 (((v) << 8) & BM_ANADIG_PFD_480_PFD1_FRAC)
1261#define BM_ANADIG_PFD_480_PFD0_CLKGATE 0x00000080
1262#define BM_ANADIG_PFD_480_PFD0_STABLE 0x00000040
1263#define BP_ANADIG_PFD_480_PFD0_FRAC 0
1264#define BM_ANADIG_PFD_480_PFD0_FRAC 0x0000003F
1265#define BF_ANADIG_PFD_480_PFD0_FRAC(v) \
1266 (((v) << 0) & BM_ANADIG_PFD_480_PFD0_FRAC)
1267
1268#define BM_ANADIG_PFD_528_PFD3_CLKGATE 0x80000000
1269#define BM_ANADIG_PFD_528_PFD3_STABLE 0x40000000
1270#define BP_ANADIG_PFD_528_PFD3_FRAC 24
1271#define BM_ANADIG_PFD_528_PFD3_FRAC 0x3F000000
1272#define BF_ANADIG_PFD_528_PFD3_FRAC(v) \
1273 (((v) << 24) & BM_ANADIG_PFD_528_PFD3_FRAC)
1274#define BM_ANADIG_PFD_528_PFD2_CLKGATE 0x00800000
1275#define BM_ANADIG_PFD_528_PFD2_STABLE 0x00400000
1276#define BP_ANADIG_PFD_528_PFD2_FRAC 16
1277#define BM_ANADIG_PFD_528_PFD2_FRAC 0x003F0000
1278#define BF_ANADIG_PFD_528_PFD2_FRAC(v) \
1279 (((v) << 16) & BM_ANADIG_PFD_528_PFD2_FRAC)
1280#define BM_ANADIG_PFD_528_PFD1_CLKGATE 0x00008000
1281#define BM_ANADIG_PFD_528_PFD1_STABLE 0x00004000
1282#define BP_ANADIG_PFD_528_PFD1_FRAC 8
1283#define BM_ANADIG_PFD_528_PFD1_FRAC 0x00003F00
1284#define BF_ANADIG_PFD_528_PFD1_FRAC(v) \
1285 (((v) << 8) & BM_ANADIG_PFD_528_PFD1_FRAC)
1286#define BM_ANADIG_PFD_528_PFD0_CLKGATE 0x00000080
1287#define BM_ANADIG_PFD_528_PFD0_STABLE 0x00000040
1288#define BP_ANADIG_PFD_528_PFD0_FRAC 0
1289#define BM_ANADIG_PFD_528_PFD0_FRAC 0x0000003F
1290#define BF_ANADIG_PFD_528_PFD0_FRAC(v) \
1291 (((v) << 0) & BM_ANADIG_PFD_528_PFD0_FRAC)
1292
Peng Fanc0e0ebf2015-01-15 14:22:32 +08001293#define BM_ANADIG_ANA_MISC0_REFTOP_SELBIASOFF 0x00000008
Peng Fan656d2332016-10-08 17:03:00 +08001294#define BM_ANADIG_ANA_MISC0_REFTOP_VBGADJ_SHIFT 4
Peng Fanc0e0ebf2015-01-15 14:22:32 +08001295
Peng Fanbd0c46f2016-01-06 11:06:31 +08001296#define BM_PMU_MISC2_AUDIO_DIV_MSB (1 << 23)
1297#define BP_PMU_MISC2_AUDIO_DIV_MSB 23
1298
1299#define BM_PMU_MISC2_AUDIO_DIV_LSB (1 << 15)
1300#define BP_PMU_MISC2_AUDIO_DIV_LSB 15
1301
1302#define PMU_MISC2_AUDIO_DIV(v) \
1303 (((v & BM_PMU_MISC2_AUDIO_DIV_MSB) >> \
1304 (BP_PMU_MISC2_AUDIO_DIV_MSB - 1)) | \
1305 ((v & BM_PMU_MISC2_AUDIO_DIV_LSB) >> \
1306 BP_PMU_MISC2_AUDIO_DIV_LSB))
1307
Jason Liudec11122011-11-25 00:18:02 +00001308#endif /*__ARCH_ARM_MACH_MX6_CCM_REGS_H__ */