blob: d83cd6e754281fba116bd5819a77595771d9168e [file] [log] [blame]
Stefan Roese105350e2008-03-11 16:51:17 +01001/*
2 * (C) Copyright 2008
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Stefan Roese105350e2008-03-11 16:51:17 +01006 */
7
Wolfgang Denk0191e472010-10-26 14:34:52 +02008#include <asm-offsets.h>
Stefan Roese105350e2008-03-11 16:51:17 +01009#include <ppc_asm.tmpl>
10#include <config.h>
Peter Tyser133c0fe2010-04-12 22:28:07 -050011#include <asm/mmu.h>
Stefan Roese105350e2008-03-11 16:51:17 +010012
13/**************************************************************************
14 * TLB TABLE
15 *
16 * This table is used by the cpu boot code to setup the initial tlb
17 * entries. Rather than make broad assumptions in the cpu source tree,
18 * this table lets each board set things up however they like.
19 *
20 * Pointer to the table is returned in r1
21 *
22 *************************************************************************/
23 .section .bootpg,"ax"
24 .globl tlbtab
25
26tlbtab:
27 tlbtab_start
28
29 /*
30 * BOOT_CS (FLASH) must be first. Before relocation SA_I can be off to
31 * use the speed up boot process. It is patched after relocation to
32 * enable SA_I
33 */
Stefan Roese0b86db72008-03-03 17:27:02 +010034#ifndef CONFIG_NAND_SPL
Stefan Roese94b62702010-04-14 13:57:18 +020035 tlbentry(CONFIG_SYS_BOOT_BASE_ADDR, SZ_16M, CONFIG_SYS_BOOT_BASE_ADDR, 4, AC_RWX | SA_G) /* TLB 0 */
Stefan Roese0b86db72008-03-03 17:27:02 +010036#else
Stefan Roese94b62702010-04-14 13:57:18 +020037 tlbentry(CONFIG_SYS_NAND_BOOT_SPL_SRC, SZ_4K, CONFIG_SYS_NAND_BOOT_SPL_SRC, 4, AC_RWX | SA_G)
38 tlbentry(CONFIG_SYS_SDRAM_BASE, SZ_256M, CONFIG_SYS_SDRAM_BASE, 0, AC_RWX | SA_IG)
39 tlbentry(256 << 20, SZ_256M, 256 << 20, 0, AC_RWX | SA_IG)
Stefan Roese0b86db72008-03-03 17:27:02 +010040#endif
Stefan Roese105350e2008-03-11 16:51:17 +010041
42 /*
43 * TLB entries for SDRAM are not needed on this platform.
44 * They are dynamically generated in the SPD DDR(2) detection
45 * routine.
46 */
47
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020048#ifdef CONFIG_SYS_INIT_RAM_DCACHE
Stefan Roese105350e2008-03-11 16:51:17 +010049 /* TLB-entry for init-ram in dcache (SA_I must be turned off!) */
Stefan Roese94b62702010-04-14 13:57:18 +020050 tlbentry(CONFIG_SYS_INIT_RAM_ADDR, SZ_4K, CONFIG_SYS_INIT_RAM_ADDR, 0, AC_RWX | SA_G)
Stefan Roese105350e2008-03-11 16:51:17 +010051#endif
52
Stefan Roese94b62702010-04-14 13:57:18 +020053 tlbentry(CONFIG_SYS_PCI_BASE, SZ_256M, 0x00000000, 0xC, AC_RW | SA_IG)
54 tlbentry(CONFIG_SYS_PCI_MEMBASE, SZ_256M, 0x20000000, 0xC, AC_RW | SA_IG)
55 tlbentry(CONFIG_SYS_PCIE_MEMBASE, SZ_256M, 0xB0000000, 0xD, AC_RW | SA_IG)
Stefan Roese105350e2008-03-11 16:51:17 +010056
Stefan Roese94b62702010-04-14 13:57:18 +020057 tlbentry(CONFIG_SYS_PCIE0_CFGBASE, SZ_16M, 0x00000000, 0xD, AC_RW | SA_IG)
58 tlbentry(CONFIG_SYS_PCIE1_CFGBASE, SZ_16M, 0x20000000, 0xD, AC_RW | SA_IG)
59 tlbentry(CONFIG_SYS_PCIE0_XCFGBASE, SZ_1K, 0x10000000, 0xD, AC_RW | SA_IG)
60 tlbentry(CONFIG_SYS_PCIE1_XCFGBASE, SZ_1K, 0x30000000, 0xD, AC_RW | SA_IG)
Stefan Roese105350e2008-03-11 16:51:17 +010061
62 /* PCIe UTL register */
Stefan Roese94b62702010-04-14 13:57:18 +020063 tlbentry(CONFIG_SYS_PCIE_BASE, SZ_16K, 0x08010000, 0xC, AC_RW | SA_IG)
Stefan Roese105350e2008-03-11 16:51:17 +010064
Adam Graham4900ed22008-10-08 10:12:53 -070065#if !defined(CONFIG_ARCHES)
Stefan Roese105350e2008-03-11 16:51:17 +010066 /* TLB-entry for NAND */
Felix Radensky19350202011-01-02 11:07:34 +020067 tlbentry(CONFIG_SYS_NAND_ADDR, SZ_1K, CONFIG_SYS_NAND_ADDR, 4, AC_RWX | SA_IG)
Stefan Roese105350e2008-03-11 16:51:17 +010068
69 /* TLB-entry for CPLD */
Stefan Roese94b62702010-04-14 13:57:18 +020070 tlbentry(CONFIG_SYS_BCSR_BASE, SZ_1K, CONFIG_SYS_BCSR_BASE, 4, AC_RW | SA_IG)
Adam Graham4900ed22008-10-08 10:12:53 -070071#else
72 /* TLB-entry for FPGA */
Stefan Roese94b62702010-04-14 13:57:18 +020073 tlbentry(CONFIG_SYS_FPGA_BASE, SZ_16M, CONFIG_SYS_FPGA_BASE, 4, AC_RW | SA_IG)
Adam Graham4900ed22008-10-08 10:12:53 -070074#endif
Stefan Roese105350e2008-03-11 16:51:17 +010075
76 /* TLB-entry for OCM */
Stefan Roese94b62702010-04-14 13:57:18 +020077 tlbentry(CONFIG_SYS_OCM_BASE, SZ_1M, 0x00000000, 4, AC_RWX | SA_I)
Stefan Roese105350e2008-03-11 16:51:17 +010078
79 /* TLB-entry for Local Configuration registers => peripherals */
Stefan Roese94b62702010-04-14 13:57:18 +020080 tlbentry(CONFIG_SYS_LOCAL_CONF_REGS, SZ_16M, CONFIG_SYS_LOCAL_CONF_REGS, 4, AC_RWX | SA_IG)
Stefan Roese105350e2008-03-11 16:51:17 +010081
Stefan Roese8d0f6b22008-03-05 12:31:53 +010082 /* AHB: Internal USB Peripherals (USB, SATA) */
Stefan Roese94b62702010-04-14 13:57:18 +020083 tlbentry(CONFIG_SYS_AHB_BASE, SZ_1M, 0xbff00000, 4, AC_RWX | SA_IG)
Stefan Roese8d0f6b22008-03-05 12:31:53 +010084
Adam Graham4900ed22008-10-08 10:12:53 -070085#if defined(CONFIG_RAPIDIO)
Wolfgang Denk82f15f32008-11-02 16:14:22 +010086 /* TLB-entries for RapidIO (SRIO) */
Adam Graham4900ed22008-10-08 10:12:53 -070087 tlbentry(CONFIG_SYS_SRGPL0_REG_BAR, SZ_16M, CONFIG_SYS_SRGPL0_REG_BAR,
Stefan Roese94b62702010-04-14 13:57:18 +020088 0xD, AC_RW | SA_IG)
Adam Graham4900ed22008-10-08 10:12:53 -070089 tlbentry(CONFIG_SYS_SRGPL0_CFG_BAR, SZ_16M, CONFIG_SYS_SRGPL0_CFG_BAR,
Stefan Roese94b62702010-04-14 13:57:18 +020090 0xD, AC_RW | SA_IG)
Adam Graham4900ed22008-10-08 10:12:53 -070091 tlbentry(CONFIG_SYS_SRGPL0_MNT_BAR, SZ_16M, CONFIG_SYS_SRGPL0_MNT_BAR,
Stefan Roese94b62702010-04-14 13:57:18 +020092 0xD, AC_RW | SA_IG)
Adam Graham4900ed22008-10-08 10:12:53 -070093 tlbentry(CONFIG_SYS_I2ODMA_BASE, SZ_1K, 0x00100000,
Stefan Roese94b62702010-04-14 13:57:18 +020094 0x4, AC_RW | SA_IG)
Adam Graham4900ed22008-10-08 10:12:53 -070095#endif
96
Stefan Roese105350e2008-03-11 16:51:17 +010097 tlbtab_end
98
99#if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
100 /*
101 * For NAND booting the first TLB has to be reconfigured to full size
102 * and with caching disabled after running from RAM!
103 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define TLB00 TLB0(CONFIG_SYS_BOOT_BASE_ADDR, SZ_256M)
105#define TLB01 TLB1(CONFIG_SYS_BOOT_BASE_ADDR, 1)
Stefan Roese94b62702010-04-14 13:57:18 +0200106#define TLB02 TLB2(AC_RWX | SA_IG)
Stefan Roese105350e2008-03-11 16:51:17 +0100107
108 .globl reconfig_tlb0
109reconfig_tlb0:
110 sync
111 isync
112 addi r4,r0,0x0000 /* TLB entry #0 */
113 lis r5,TLB00@h
114 ori r5,r5,TLB00@l
115 tlbwe r5,r4,0x0000 /* Save it out */
116 lis r5,TLB01@h
117 ori r5,r5,TLB01@l
118 tlbwe r5,r4,0x0001 /* Save it out */
119 lis r5,TLB02@h
120 ori r5,r5,TLB02@l
121 tlbwe r5,r4,0x0002 /* Save it out */
122 sync
123 isync
124 blr
125#endif