blob: 7d6ec7814bcf9429eb606211c67f599bb42036c8 [file] [log] [blame]
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +09001/*
2 * include/configs/alt.h
3 * This file is alt board configuration.
4 *
5 * Copyright (C) 2014 Renesas Electronics Corporation
6 *
7 * SPDX-License-Identifier: GPL-2.0
8 */
9
10#ifndef __ALT_H
11#define __ALT_H
12
13#undef DEBUG
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090014#define CONFIG_R8A7794
Nobuhiro Iwamatsu7c112732015-10-10 05:58:28 +090015#define CONFIG_ARCH_RMOBILE_BOARD_STRING "Alt"
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090016
Nobuhiro Iwamatsub6169ac2014-11-10 14:34:07 +090017#include "rcar-gen2-common.h"
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090018
Nobuhiro Iwamatsu7c112732015-10-10 05:58:28 +090019#if defined(CONFIG_ARCH_RMOBILE_EXTRAM_BOOT)
Nobuhiro Iwamatsua341e772014-10-31 16:16:28 +090020#define CONFIG_SYS_TEXT_BASE 0x70000000
21#else
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090022#define CONFIG_SYS_TEXT_BASE 0xE6304000
Nobuhiro Iwamatsua341e772014-10-31 16:16:28 +090023#endif
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090024
Nobuhiro Iwamatsu7c112732015-10-10 05:58:28 +090025#if defined(CONFIG_ARCH_RMOBILE_EXTRAM_BOOT)
Nobuhiro Iwamatsua341e772014-10-31 16:16:28 +090026#define CONFIG_SYS_INIT_SP_ADDR 0x7003FFFC
27#else
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090028#define CONFIG_SYS_INIT_SP_ADDR 0xE633FFFC
Nobuhiro Iwamatsua341e772014-10-31 16:16:28 +090029#endif
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090030#define STACK_AREA_SIZE 0xC000
31#define LOW_LEVEL_MERAM_STACK \
32 (CONFIG_SYS_INIT_SP_ADDR + STACK_AREA_SIZE - 4)
33
34/* MEMORY */
Nobuhiro Iwamatsub6169ac2014-11-10 14:34:07 +090035#define RCAR_GEN2_SDRAM_BASE 0x40000000
36#define RCAR_GEN2_SDRAM_SIZE (1024u * 1024 * 1024)
37#define RCAR_GEN2_UBOOT_SDRAM_SIZE (512 * 1024 * 1024)
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090038
39/* SCIF */
40#define CONFIG_SCIF_CONSOLE
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090041
42/* FLASH */
43#define CONFIG_SPI
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090044#define CONFIG_SH_QSPI
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090045#define CONFIG_SPI_FLASH_QUAD
46#define CONFIG_SYS_NO_FLASH
47
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090048/* SH Ether */
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090049#define CONFIG_SH_ETHER
50#define CONFIG_SH_ETHER_USE_PORT 0
51#define CONFIG_SH_ETHER_PHY_ADDR 0x1
52#define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_RMII
53#define CONFIG_SH_ETHER_CACHE_WRITEBACK
54#define CONFIG_SH_ETHER_CACHE_INVALIDATE
55#define CONFIG_SH_ETHER_ALIGNE_SIZE 64
56#define CONFIG_PHYLIB
57#define CONFIG_PHY_MICREL
58#define CONFIG_BITBANGMII
59#define CONFIG_BITBANGMII_MULTI
60
61/* Board Clock */
62#define RMOBILE_XTAL_CLK 20000000u
63#define CONFIG_SYS_CLK_FREQ RMOBILE_XTAL_CLK
64#define CONFIG_SH_TMU_CLK_FREQ (CONFIG_SYS_CLK_FREQ / 2) /* EXT / 2 */
65#define CONFIG_PLL1_CLK_FREQ (CONFIG_SYS_CLK_FREQ * 156 / 2)
66#define CONFIG_P_CLK_FREQ (CONFIG_PLL1_CLK_FREQ / 24)
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090067
68#define CONFIG_SYS_TMU_CLK_DIV 4
69
70/* i2c */
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090071#define CONFIG_SYS_I2C
72#define CONFIG_SYS_I2C_SH
73#define CONFIG_SYS_I2C_SLAVE 0x7F
74#define CONFIG_SYS_I2C_SH_NUM_CONTROLLERS 3
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090075#define CONFIG_SYS_I2C_SH_SPEED0 400000
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090076#define CONFIG_SYS_I2C_SH_SPEED1 400000
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +090077#define CONFIG_SYS_I2C_SH_SPEED2 400000
78#define CONFIG_SH_I2C_DATA_HIGH 4
79#define CONFIG_SH_I2C_DATA_LOW 5
80#define CONFIG_SH_I2C_CLOCK 10000000
81
82#define CONFIG_SYS_I2C_POWERIC_ADDR 0x58 /* da9063 */
83
Nobuhiro Iwamatsu8208d9b2014-10-31 16:30:26 +090084/* USB */
Nobuhiro Iwamatsu8208d9b2014-10-31 16:30:26 +090085#define CONFIG_USB_EHCI
86#define CONFIG_USB_EHCI_RMOBILE
87#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
88
Nobuhiro Iwamatsu86690f52014-12-03 15:30:30 +090089/* MMCIF */
90#define CONFIG_MMC
91#define CONFIG_GENERIC_MMC
Nobuhiro Iwamatsu86690f52014-12-03 15:30:30 +090092
93#define CONFIG_SH_MMCIF
94#define CONFIG_SH_MMCIF_ADDR 0xee200000
95#define CONFIG_SH_MMCIF_CLK 48000000
96
Nobuhiro Iwamatsue02f1742014-12-02 16:52:24 +090097/* Module stop status bits */
98/* INTC-RT */
99#define CONFIG_SMSTP0_ENA 0x00400000
100/* MSIF */
101#define CONFIG_SMSTP2_ENA 0x00002000
102/* INTC-SYS, IRQC */
103#define CONFIG_SMSTP4_ENA 0x00000180
104/* SCIF2 */
105#define CONFIG_SMSTP7_ENA 0x00080000
106
Nobuhiro Iwamatsu483729c2014-11-19 14:26:33 +0900107/* SDHI */
108#define CONFIG_SH_SDHI_FREQ 97500000
109
Nobuhiro Iwamatsuddbf3032014-06-26 10:23:30 +0900110#endif /* __ALT_H */