blob: 7f5eecaad52f7900ccbce107db6363f278d0038f [file] [log] [blame]
TsiChungLiew99b037a2008-01-14 17:43:33 -06001/*
2 * Configuation settings for the Freescale MCF52277 EVB board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew99b037a2008-01-14 17:43:33 -06008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M52277EVB_H
15#define _M52277EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiew99b037a2008-01-14 17:43:33 -060021#define CONFIG_M52277EVB /* M52277EVB board */
22
TsiChungLiew99b037a2008-01-14 17:43:33 -060023#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew99b037a2008-01-14 17:43:33 -060025
26#undef CONFIG_WATCHDOG
27
28#define CONFIG_TIMESTAMP /* Print image info with timestamp */
29
30/*
31 * BOOTP options
32 */
33#define CONFIG_BOOTP_BOOTFILESIZE
34#define CONFIG_BOOTP_BOOTPATH
35#define CONFIG_BOOTP_GATEWAY
36#define CONFIG_BOOTP_HOSTNAME
37
38/* Command line configuration */
TsiChungLiew99b037a2008-01-14 17:43:33 -060039#define CONFIG_CMD_JFFS2
TsiChungLiew99b037a2008-01-14 17:43:33 -060040#define CONFIG_CMD_REGINFO
TsiChungLiew99b037a2008-01-14 17:43:33 -060041
TsiChung Liew39966e32008-10-21 15:37:02 +000042#define CONFIG_HOSTNAME M52277EVB
43#define CONFIG_SYS_UBOOT_END 0x3FFFF
44#define CONFIG_SYS_LOAD_ADDR2 0x40010007
45#ifdef CONFIG_SYS_STMICRO_BOOT
46/* ST Micro serial flash */
TsiChungLiew99b037a2008-01-14 17:43:33 -060047#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +020048 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000049 "loadaddr=0x40010000\0" \
50 "uboot=u-boot.bin\0" \
51 "load=loadb ${loadaddr} ${baudrate};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020052 "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
TsiChungLiew99b037a2008-01-14 17:43:33 -060053 "upd=run load; run prog\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000054 "prog=sf probe 0:2 10000 1;" \
55 "sf erase 0 30000;" \
56 "sf write ${loadaddr} 0 30000;" \
TsiChungLiew99b037a2008-01-14 17:43:33 -060057 "save\0" \
58 ""
TsiChung Liew39966e32008-10-21 15:37:02 +000059#endif
60#ifdef CONFIG_SYS_SPANSION_BOOT
61#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +020062 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000063 "loadaddr=0x40010000\0" \
64 "uboot=u-boot.bin\0" \
65 "load=loadb ${loadaddr} ${baudrate}\0" \
66 "upd=run load; run prog\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020067 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
68 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
69 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
70 __stringify(CONFIG_SYS_UBOOT_END) ";" \
71 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew39966e32008-10-21 15:37:02 +000072 " ${filesize}; save\0" \
73 "updsbf=run loadsbf; run progsbf\0" \
74 "loadsbf=loadb ${loadaddr} ${baudrate};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020075 "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000076 "progsbf=sf probe 0:2 10000 1;" \
77 "sf erase 0 30000;" \
78 "sf write ${loadaddr} 0 30000;" \
79 ""
80#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -060081
TsiChungLiew99b037a2008-01-14 17:43:33 -060082/* LCD */
83#ifdef CONFIG_CMD_BMP
TsiChungLiew99b037a2008-01-14 17:43:33 -060084#define CONFIG_SPLASH_SCREEN
85#define CONFIG_LCD_LOGO
86#define CONFIG_SHARP_LQ035Q7DH06
87#endif
88
89/* USB */
90#ifdef CONFIG_CMD_USB
91#define CONFIG_USB_EHCI
TsiChung Liew39966e32008-10-21 15:37:02 +000092#define CONFIG_SYS_USB_EHCI_REGS_BASE 0xFC0B0000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_USB_EHCI_CPU_INIT
TsiChungLiew99b037a2008-01-14 17:43:33 -060094#endif
95
96/* Realtime clock */
97#define CONFIG_MCFRTC
98#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600100
101/* Timer */
102#define CONFIG_MCFTMR
103#undef CONFIG_MCFPIT
104
105/* I2c */
Heiko Schocherf2850742012-10-24 13:48:22 +0200106#define CONFIG_SYS_I2C
107#define CONFIG_SYS_I2C_FSL
108#define CONFIG_SYS_FSL_I2C_SPEED 80000
109#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
110#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
TsiChung Liew39966e32008-10-21 15:37:02 +0000111#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
112
113/* DSPI and Serial Flash */
TsiChung Liewa424ba22009-06-30 14:18:29 +0000114#define CONFIG_CF_SPI
TsiChung Liew39966e32008-10-21 15:37:02 +0000115#define CONFIG_CF_DSPI
116#define CONFIG_HARD_SPI
TsiChung Liew39966e32008-10-21 15:37:02 +0000117#define CONFIG_SYS_SBFHDR_SIZE 0x7
118#ifdef CONFIG_CMD_SPI
119# define CONFIG_SYS_DSPI_CS2
TsiChung Liew39966e32008-10-21 15:37:02 +0000120
TsiChung Liewa424ba22009-06-30 14:18:29 +0000121# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
122 DSPI_CTAR_PCSSCK_1CLK | \
123 DSPI_CTAR_PASC(0) | \
124 DSPI_CTAR_PDT(0) | \
125 DSPI_CTAR_CSSCK(0) | \
126 DSPI_CTAR_ASC(0) | \
127 DSPI_CTAR_DT(1))
TsiChung Liew39966e32008-10-21 15:37:02 +0000128#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600129
130/* Input, PCI, Flexbus, and VCO */
131#define CONFIG_EXTRA_CLOCK
132
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_INPUT_CLKSRC 16000000
TsiChungLiew99b037a2008-01-14 17:43:33 -0600134
TsiChung Liew39966e32008-10-21 15:37:02 +0000135#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600136
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600138
139#if defined(CONFIG_CMD_KGDB)
TsiChung Liew39966e32008-10-21 15:37:02 +0000140#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600141#else
TsiChung Liew39966e32008-10-21 15:37:02 +0000142#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600143#endif
TsiChung Liew39966e32008-10-21 15:37:02 +0000144#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
145#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
146#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600147
TsiChung Liew39966e32008-10-21 15:37:02 +0000148#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600149
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew99b037a2008-01-14 17:43:33 -0600151
152/*
153 * Low Level Configuration Settings
154 * (address mappings, register initial values, etc.)
155 * You should know what you are doing if you make changes here.
156 */
157
TsiChung Liew39966e32008-10-21 15:37:02 +0000158/*
TsiChungLiew99b037a2008-01-14 17:43:33 -0600159 * Definitions for initial stack pointer and data area (in DPRAM)
160 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200162#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
TsiChung Liew39966e32008-10-21 15:37:02 +0000163#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200164#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
TsiChung Liew39966e32008-10-21 15:37:02 +0000165#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 32)
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200166#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600167
TsiChung Liew39966e32008-10-21 15:37:02 +0000168/*
TsiChungLiew99b037a2008-01-14 17:43:33 -0600169 * Start addresses for the final memory configuration
170 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew99b037a2008-01-14 17:43:33 -0600172 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_SDRAM_BASE 0x40000000
174#define CONFIG_SYS_SDRAM_SIZE 64 /* SDRAM size in MB */
175#define CONFIG_SYS_SDRAM_CFG1 0x43711630
176#define CONFIG_SYS_SDRAM_CFG2 0x56670000
177#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
178#define CONFIG_SYS_SDRAM_EMOD 0x81810000
179#define CONFIG_SYS_SDRAM_MODE 0x00CD0000
TsiChung Liew39966e32008-10-21 15:37:02 +0000180#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x00
TsiChungLiew99b037a2008-01-14 17:43:33 -0600181
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
183#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600184
TsiChung Liew39966e32008-10-21 15:37:02 +0000185#ifdef CONFIG_CF_SBF
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200186# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew39966e32008-10-21 15:37:02 +0000187#else
188# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
189#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
191#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
192#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600193
194/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000196#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600197
TsiChung Liew39966e32008-10-21 15:37:02 +0000198/*
199 * Configuration for environment
Jason Jin319ac6d2011-10-27 15:44:52 +0800200 * Environment is not embedded in u-boot. First time runing may have env
201 * crc error warning if there is no correct environment on the flash.
TsiChungLiew99b037a2008-01-14 17:43:33 -0600202 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000203#ifdef CONFIG_CF_SBF
204# define CONFIG_ENV_IS_IN_SPI_FLASH
205# define CONFIG_ENV_SPI_CS 2
206#else
207# define CONFIG_ENV_IS_IN_FLASH 1
208#endif
209#define CONFIG_ENV_OVERWRITE 1
TsiChungLiew99b037a2008-01-14 17:43:33 -0600210
211/*-----------------------------------------------------------------------
212 * FLASH organization
213 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000214#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewa424ba22009-06-30 14:18:29 +0000215# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jason Jin319ac6d2011-10-27 15:44:52 +0800216# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew39966e32008-10-21 15:37:02 +0000217# define CONFIG_ENV_OFFSET 0x30000
218# define CONFIG_ENV_SIZE 0x1000
219# define CONFIG_ENV_SECT_SIZE 0x10000
220#endif
221#ifdef CONFIG_SYS_SPANSION_BOOT
222# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
223# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
Jason Jin319ac6d2011-10-27 15:44:52 +0800224# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
TsiChung Liew39966e32008-10-21 15:37:02 +0000225# define CONFIG_ENV_SIZE 0x1000
226# define CONFIG_ENV_SECT_SIZE 0x8000
227#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600228
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#define CONFIG_SYS_FLASH_CFI
230#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200231# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewb7d482b2009-06-11 12:50:05 +0000232# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
233# define CONFIG_FLASH_SPANSION_S29WS_N 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
235# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
236# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
237# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
238# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
239# define CONFIG_SYS_FLASH_CHECKSUM
TsiChung Liew39966e32008-10-21 15:37:02 +0000240# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
TsiChungLiew99b037a2008-01-14 17:43:33 -0600241#endif
242
angelo@sysam.it6312a952015-03-29 22:54:16 +0200243#define LDS_BOARD_TEXT \
244 arch/m68k/cpu/mcf5227x/built-in.o (.text*) \
245 arch/m68k/lib/built-in.o (.text*)
246
TsiChungLiew99b037a2008-01-14 17:43:33 -0600247/*
248 * This is setting for JFFS2 support in u-boot.
249 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
250 */
251#ifdef CONFIG_CMD_JFFS2
252# define CONFIG_JFFS2_DEV "nor0"
253# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x40000)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200254# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x40000)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600255#endif
256
257/*-----------------------------------------------------------------------
258 * Cache Configuration
259 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000260#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew99b037a2008-01-14 17:43:33 -0600261
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600262#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200263 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600264#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200265 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600266#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
267#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
268 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
269 CF_ACR_EN | CF_ACR_SM_ALL)
270#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
271 CF_CACR_DISD | CF_CACR_INVI | \
272 CF_CACR_CEIB | CF_CACR_DCM | \
273 CF_CACR_EUSP)
274
TsiChungLiew99b037a2008-01-14 17:43:33 -0600275/*-----------------------------------------------------------------------
276 * Memory bank definitions
277 */
278/*
279 * CS0 - NOR Flash
280 * CS1 - Available
281 * CS2 - Available
282 * CS3 - Available
283 * CS4 - Available
284 * CS5 - Available
285 */
286
TsiChung Liew39966e32008-10-21 15:37:02 +0000287#ifdef CONFIG_CF_SBF
288#define CONFIG_SYS_CS0_BASE 0x04000000
289#define CONFIG_SYS_CS0_MASK 0x00FF0001
290#define CONFIG_SYS_CS0_CTRL 0x00001FA0
291#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#define CONFIG_SYS_CS0_BASE 0x00000000
293#define CONFIG_SYS_CS0_MASK 0x00FF0001
294#define CONFIG_SYS_CS0_CTRL 0x00001FA0
TsiChung Liew39966e32008-10-21 15:37:02 +0000295#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600296
297#endif /* _M52277EVB_H */