Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2007 Freescale Semiconductor, Inc. |
| 4 | * Kevin Lam <kevin.lam@freescale.com> |
| 5 | * Joe D'Abbraccio <joe.d'abbraccio@freescale.com> |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #ifndef __CONFIG_H |
| 9 | #define __CONFIG_H |
| 10 | |
Simon Glass | fb64e36 | 2020-05-10 11:40:09 -0600 | [diff] [blame] | 11 | #include <linux/stringify.h> |
| 12 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 13 | /* |
| 14 | * High Level Configuration Options |
| 15 | */ |
| 16 | #define CONFIG_E300 1 /* E300 family */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 17 | |
Anton Vorontsov | 3628a93 | 2009-06-10 00:25:30 +0400 | [diff] [blame] | 18 | #define CONFIG_HWCONFIG |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 19 | |
| 20 | /* |
| 21 | * On-board devices |
| 22 | */ |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 23 | #define CONFIG_VSC7385_ENET |
| 24 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 25 | /* System performance - define the value i.e. CONFIG_SYS_XXX |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 26 | */ |
| 27 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 28 | /* System Clock Configuration Register */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 29 | #define CONFIG_SYS_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */ |
| 30 | #define CONFIG_SYS_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 31 | #define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* SATA1-4 clock mode (0-3) */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 32 | |
| 33 | /* |
| 34 | * System IO Config |
| 35 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 36 | #define CONFIG_SYS_SICRH 0x08200000 |
| 37 | #define CONFIG_SYS_SICRL 0x00000000 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 38 | |
| 39 | /* |
| 40 | * Output Buffer Impedance |
| 41 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 42 | #define CONFIG_SYS_OBIR 0x30100000 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 43 | |
| 44 | /* |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 45 | * Device configurations |
| 46 | */ |
| 47 | |
| 48 | /* Vitesse 7385 */ |
| 49 | |
| 50 | #ifdef CONFIG_VSC7385_ENET |
| 51 | |
| 52 | #define CONFIG_TSEC2 |
| 53 | |
| 54 | /* The flash address and size of the VSC7385 firmware image */ |
| 55 | #define CONFIG_VSC7385_IMAGE 0xFE7FE000 |
| 56 | #define CONFIG_VSC7385_IMAGE_SIZE 8192 |
| 57 | |
| 58 | #endif |
| 59 | |
| 60 | /* |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 61 | * DDR Setup |
| 62 | */ |
Mario Six | c9f9277 | 2019-01-21 09:18:15 +0100 | [diff] [blame] | 63 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 64 | #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x03000000 |
| 65 | #define CONFIG_SYS_83XX_DDR_USES_CS0 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 66 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 67 | #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 68 | |
| 69 | #undef CONFIG_DDR_ECC /* support DDR ECC function */ |
| 70 | #undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */ |
| 71 | |
| 72 | #undef CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */ |
| 73 | |
| 74 | /* |
| 75 | * Manually set up DDR parameters |
| 76 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 77 | #define CONFIG_SYS_DDR_SIZE 256 /* MB */ |
Joe Hershberger | cc03b80 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 78 | #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f |
| 79 | #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ |
| 80 | | CSCONFIG_ODT_WR_ONLY_CURRENT \ |
| 81 | | CSCONFIG_ROW_BIT_13 \ |
| 82 | | CSCONFIG_COL_BIT_10) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 83 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 84 | #define CONFIG_SYS_DDR_TIMING_3 0x00000000 |
| 85 | #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 86 | | (0 << TIMING_CFG0_WRT_SHIFT) \ |
| 87 | | (0 << TIMING_CFG0_RRT_SHIFT) \ |
| 88 | | (0 << TIMING_CFG0_WWT_SHIFT) \ |
| 89 | | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ |
| 90 | | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ |
| 91 | | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ |
| 92 | | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 93 | /* 0x00260802 */ /* DDR400 */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 94 | #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 95 | | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \ |
| 96 | | (3 << TIMING_CFG1_ACTTORW_SHIFT) \ |
| 97 | | (7 << TIMING_CFG1_CASLAT_SHIFT) \ |
| 98 | | (13 << TIMING_CFG1_REFREC_SHIFT) \ |
| 99 | | (3 << TIMING_CFG1_WRREC_SHIFT) \ |
| 100 | | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ |
| 101 | | (2 << TIMING_CFG1_WRTORD_SHIFT)) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 102 | /* 0x3937d322 */ |
Joe Hershberger | cc03b80 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 103 | #define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \ |
| 104 | | (5 << TIMING_CFG2_CPO_SHIFT) \ |
| 105 | | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ |
| 106 | | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ |
| 107 | | (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ |
| 108 | | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ |
| 109 | | (8 << TIMING_CFG2_FOUR_ACT_SHIFT)) |
| 110 | /* 0x02984cc8 */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 111 | |
Kim Phillips | 5202ba3 | 2009-08-21 16:33:15 -0500 | [diff] [blame] | 112 | #define CONFIG_SYS_DDR_INTERVAL ((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \ |
| 113 | | (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 114 | /* 0x06090100 */ |
| 115 | |
| 116 | #if defined(CONFIG_DDR_2T_TIMING) |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 117 | #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ |
Joe Hershberger | cc03b80 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 118 | | SDRAM_CFG_SDRAM_TYPE_DDR2 \ |
| 119 | | SDRAM_CFG_32_BE \ |
| 120 | | SDRAM_CFG_2T_EN) |
| 121 | /* 0x43088000 */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 122 | #else |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 123 | #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ |
Joe Hershberger | cc03b80 | 2011-10-11 23:57:29 -0500 | [diff] [blame] | 124 | | SDRAM_CFG_SDRAM_TYPE_DDR2) |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 125 | /* 0x43000000 */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 126 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 127 | #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */ |
Kim Phillips | 5202ba3 | 2009-08-21 16:33:15 -0500 | [diff] [blame] | 128 | #define CONFIG_SYS_DDR_MODE ((0x0406 << SDRAM_MODE_ESD_SHIFT) \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 129 | | (0x0442 << SDRAM_MODE_SD_SHIFT)) |
| 130 | /* 0x04400442 */ /* DDR400 */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 131 | #define CONFIG_SYS_DDR_MODE2 0x00000000 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 132 | |
| 133 | /* |
| 134 | * Memory test |
| 135 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 136 | #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 137 | |
| 138 | /* |
| 139 | * The reserved memory |
| 140 | */ |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 141 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 142 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 143 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
| 144 | #define CONFIG_SYS_RAMBOOT |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 145 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 146 | #undef CONFIG_SYS_RAMBOOT |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 147 | #endif |
| 148 | |
Kevin Hao | 349a015 | 2016-07-08 11:25:14 +0800 | [diff] [blame] | 149 | #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 150 | #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 151 | |
| 152 | /* |
| 153 | * Initial RAM Base Address Setup |
| 154 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 155 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
| 156 | #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 157 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 158 | #define CONFIG_SYS_GBL_DATA_OFFSET \ |
| 159 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 160 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 161 | /* |
| 162 | * FLASH on the Local Bus |
| 163 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 164 | #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */ |
| 165 | #define CONFIG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 166 | |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 167 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 168 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 169 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 170 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
| 171 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 172 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 173 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 174 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 175 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 176 | |
Anton Vorontsov | af17045 | 2008-03-24 17:40:23 +0300 | [diff] [blame] | 177 | /* |
| 178 | * NAND Flash on the Local Bus |
| 179 | */ |
Joe Hershberger | f05b933 | 2011-10-11 23:57:30 -0500 | [diff] [blame] | 180 | #define CONFIG_SYS_NAND_BASE 0xE0600000 |
Mario Six | c1e29d9 | 2019-01-21 09:18:01 +0100 | [diff] [blame] | 181 | |
Mario Six | c1e29d9 | 2019-01-21 09:18:01 +0100 | [diff] [blame] | 182 | |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 183 | /* Vitesse 7385 */ |
| 184 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 185 | #define CONFIG_SYS_VSC7385_BASE 0xF0000000 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 186 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 187 | /* |
| 188 | * Serial Port |
| 189 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 190 | #define CONFIG_SYS_NS16550_SERIAL |
| 191 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 192 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 193 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 194 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 195 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 196 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 197 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500) |
| 198 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 199 | |
Anton Vorontsov | 2b3c004 | 2008-03-24 17:40:43 +0300 | [diff] [blame] | 200 | /* SERDES */ |
| 201 | #define CONFIG_FSL_SERDES |
| 202 | #define CONFIG_FSL_SERDES1 0xe3000 |
| 203 | #define CONFIG_FSL_SERDES2 0xe3100 |
| 204 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 205 | /* I2C */ |
Heiko Schocher | f285074 | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 206 | #define CONFIG_SYS_I2C |
| 207 | #define CONFIG_SYS_I2C_FSL |
| 208 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 |
| 209 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 210 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 |
| 211 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} } |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 212 | |
| 213 | /* |
| 214 | * Config on-board RTC |
| 215 | */ |
| 216 | #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 217 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 218 | |
| 219 | /* |
| 220 | * General PCI |
| 221 | * Addresses are mapped 1-1. |
| 222 | */ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 223 | #define CONFIG_SYS_PCI_MEM_BASE 0x80000000 |
| 224 | #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE |
| 225 | #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 226 | #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000 |
| 227 | #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE |
| 228 | #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */ |
| 229 | #define CONFIG_SYS_PCI_IO_BASE 0x00000000 |
| 230 | #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000 |
| 231 | #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 232 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 233 | #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE |
| 234 | #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000 |
| 235 | #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 236 | |
Anton Vorontsov | 45a30ee | 2009-02-19 18:20:52 +0300 | [diff] [blame] | 237 | #define CONFIG_SYS_PCIE1_BASE 0xA0000000 |
| 238 | #define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000 |
| 239 | #define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000 |
| 240 | #define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000 |
| 241 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000 |
| 242 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 |
| 243 | #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 |
| 244 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000 |
| 245 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 |
| 246 | |
| 247 | #define CONFIG_SYS_PCIE2_BASE 0xC0000000 |
| 248 | #define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000 |
| 249 | #define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000 |
| 250 | #define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000 |
| 251 | #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000 |
| 252 | #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 |
| 253 | #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000 |
| 254 | #define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000 |
| 255 | #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000 |
| 256 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 257 | #ifdef CONFIG_PCI |
Gabor Juhos | b445873 | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 258 | #define CONFIG_PCI_INDIRECT_BRIDGE |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 259 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 260 | #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 261 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 262 | #endif /* CONFIG_PCI */ |
| 263 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 264 | /* |
| 265 | * TSEC |
| 266 | */ |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 267 | #ifdef CONFIG_TSEC_ENET |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 268 | |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 269 | #define CONFIG_GMII /* MII PHY management */ |
| 270 | |
| 271 | #define CONFIG_TSEC1 |
| 272 | |
| 273 | #ifdef CONFIG_TSEC1 |
| 274 | #define CONFIG_HAS_ETH0 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 275 | #define CONFIG_TSEC1_NAME "TSEC0" |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 276 | #define CONFIG_SYS_TSEC1_OFFSET 0x24000 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 277 | #define TSEC1_PHY_ADDR 2 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 278 | #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 279 | #define TSEC1_PHYIDX 0 |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 280 | #endif |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 281 | |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 282 | #ifdef CONFIG_TSEC2 |
| 283 | #define CONFIG_HAS_ETH1 |
| 284 | #define CONFIG_TSEC2_NAME "TSEC1" |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 285 | #define CONFIG_SYS_TSEC2_OFFSET 0x25000 |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 286 | #define TSEC2_PHY_ADDR 0x1c |
| 287 | #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) |
| 288 | #define TSEC2_PHYIDX 0 |
| 289 | #endif |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 290 | |
| 291 | /* Options are: TSEC[0-1] */ |
| 292 | #define CONFIG_ETHPRIME "TSEC0" |
| 293 | |
Timur Tabi | 3e1d49a | 2008-02-08 13:15:55 -0600 | [diff] [blame] | 294 | #endif |
| 295 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 296 | /* |
Kim Phillips | 0daba0e | 2008-03-28 14:31:23 -0500 | [diff] [blame] | 297 | * SATA |
| 298 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 299 | #define CONFIG_SYS_SATA_MAX_DEVICE 2 |
Kim Phillips | 0daba0e | 2008-03-28 14:31:23 -0500 | [diff] [blame] | 300 | #define CONFIG_SATA1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 301 | #define CONFIG_SYS_SATA1_OFFSET 0x18000 |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 302 | #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET) |
| 303 | #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA |
Kim Phillips | 0daba0e | 2008-03-28 14:31:23 -0500 | [diff] [blame] | 304 | #define CONFIG_SATA2 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 305 | #define CONFIG_SYS_SATA2_OFFSET 0x19000 |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 306 | #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET) |
| 307 | #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA |
Kim Phillips | 0daba0e | 2008-03-28 14:31:23 -0500 | [diff] [blame] | 308 | |
| 309 | #ifdef CONFIG_FSL_SATA |
| 310 | #define CONFIG_LBA48 |
Kim Phillips | 0daba0e | 2008-03-28 14:31:23 -0500 | [diff] [blame] | 311 | #endif |
| 312 | |
| 313 | /* |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 314 | * Environment |
| 315 | */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 316 | |
| 317 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 318 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 319 | |
| 320 | /* |
| 321 | * BOOTP options |
| 322 | */ |
| 323 | #define CONFIG_BOOTP_BOOTFILESIZE |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 324 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 325 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 326 | |
Anton Vorontsov | 3628a93 | 2009-06-10 00:25:30 +0400 | [diff] [blame] | 327 | #ifdef CONFIG_MMC |
Chenhui Zhao | 025eab0 | 2011-01-04 17:23:05 +0800 | [diff] [blame] | 328 | #define CONFIG_FSL_ESDHC_PIN_MUX |
Anton Vorontsov | 3628a93 | 2009-06-10 00:25:30 +0400 | [diff] [blame] | 329 | #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR |
Anton Vorontsov | 3628a93 | 2009-06-10 00:25:30 +0400 | [diff] [blame] | 330 | #endif |
| 331 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 332 | /* |
| 333 | * Miscellaneous configurable options |
| 334 | */ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 335 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 336 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 337 | /* |
| 338 | * For booting Linux, the board info and command line data |
Ira W. Snyder | c5a22d0 | 2010-09-10 15:42:32 -0700 | [diff] [blame] | 339 | * have to be in the first 256 MB of memory, since this is |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 340 | * the maximum mapped by the Linux kernel during initialization. |
| 341 | */ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 342 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ |
Kevin Hao | 9c74796 | 2016-07-08 11:25:15 +0800 | [diff] [blame] | 343 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 344 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 345 | #if defined(CONFIG_CMD_KGDB) |
| 346 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 347 | #endif |
| 348 | |
| 349 | /* |
| 350 | * Environment Configuration |
| 351 | */ |
| 352 | #define CONFIG_ENV_OVERWRITE |
| 353 | |
Anton Vorontsov | 07e6091 | 2008-03-14 23:20:18 +0300 | [diff] [blame] | 354 | #define CONFIG_HAS_FSL_DR_USB |
Nikhil Badola | c4cff52 | 2014-10-20 16:31:01 +0530 | [diff] [blame] | 355 | #define CONFIG_USB_EHCI_FSL |
| 356 | #define CONFIG_EHCI_HCD_INIT_AFTER_RESET |
Anton Vorontsov | 07e6091 | 2008-03-14 23:20:18 +0300 | [diff] [blame] | 357 | |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 358 | #define CONFIG_NETDEV "eth1" |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 359 | |
Mario Six | 790d844 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 360 | #define CONFIG_HOSTNAME "mpc837x_rdb" |
Joe Hershberger | 257ff78 | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 361 | #define CONFIG_ROOTPATH "/nfsroot" |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 362 | #define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot" |
Joe Hershberger | e4da248 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 363 | #define CONFIG_BOOTFILE "uImage" |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 364 | /* U-Boot image on TFTP server */ |
| 365 | #define CONFIG_UBOOTPATH "u-boot.bin" |
| 366 | #define CONFIG_FDTFILE "mpc8379_rdb.dtb" |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 367 | |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 368 | /* default location for tftp and bootm */ |
| 369 | #define CONFIG_LOADADDR 800000 |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 370 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 371 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 372 | "netdev=" CONFIG_NETDEV "\0" \ |
| 373 | "uboot=" CONFIG_UBOOTPATH "\0" \ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 374 | "tftpflash=tftp $loadaddr $uboot;" \ |
Marek Vasut | 0b3176c | 2012-09-23 17:41:24 +0200 | [diff] [blame] | 375 | "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 376 | " +$filesize; " \ |
| 377 | "erase " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 378 | " +$filesize; " \ |
| 379 | "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 380 | " $filesize; " \ |
| 381 | "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 382 | " +$filesize; " \ |
| 383 | "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \ |
| 384 | " $filesize\0" \ |
Kim Phillips | fd3a3fc | 2009-08-21 16:34:38 -0500 | [diff] [blame] | 385 | "fdtaddr=780000\0" \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 386 | "fdtfile=" CONFIG_FDTFILE "\0" \ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 387 | "ramdiskaddr=1000000\0" \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 388 | "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 389 | "console=ttyS0\0" \ |
| 390 | "setbootargs=setenv bootargs " \ |
| 391 | "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \ |
| 392 | "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \ |
Joe Hershberger | 93831bb | 2011-10-11 23:57:19 -0500 | [diff] [blame] | 393 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \ |
| 394 | "$netdev:off " \ |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 395 | "root=$rootdev rw console=$console,$baudrate $othbootargs\0" |
| 396 | |
| 397 | #define CONFIG_NFSBOOTCOMMAND \ |
| 398 | "setenv rootdev /dev/nfs;" \ |
| 399 | "run setbootargs;" \ |
| 400 | "run setipargs;" \ |
| 401 | "tftp $loadaddr $bootfile;" \ |
| 402 | "tftp $fdtaddr $fdtfile;" \ |
| 403 | "bootm $loadaddr - $fdtaddr" |
| 404 | |
| 405 | #define CONFIG_RAMBOOTCOMMAND \ |
| 406 | "setenv rootdev /dev/ram;" \ |
| 407 | "run setbootargs;" \ |
| 408 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 409 | "tftp $loadaddr $bootfile;" \ |
| 410 | "tftp $fdtaddr $fdtfile;" \ |
| 411 | "bootm $loadaddr $ramdiskaddr $fdtaddr" |
| 412 | |
Kim Phillips | 1cb07e6 | 2008-01-16 00:38:05 -0600 | [diff] [blame] | 413 | #endif /* __CONFIG_H */ |