Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Prafulla Wadaskar | a09bbe5 | 2009-06-20 11:01:53 +0200 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2009 |
| 4 | * Marvell Semiconductor <www.marvell.com> |
| 5 | * Written-by: Prafulla Wadaskar <prafulla@marvell.com> |
| 6 | * |
| 7 | * Header file for the Marvell's Feroceon CPU core. |
Prafulla Wadaskar | a09bbe5 | 2009-06-20 11:01:53 +0200 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #ifndef _ASM_ARCH_KIRKWOOD_H |
| 11 | #define _ASM_ARCH_KIRKWOOD_H |
| 12 | |
Prafulla Wadaskar | a09bbe5 | 2009-06-20 11:01:53 +0200 | [diff] [blame] | 13 | #if defined (CONFIG_FEROCEON_88FR131) || defined (CONFIG_SHEEVA_88SV131) |
Prafulla Wadaskar | a09bbe5 | 2009-06-20 11:01:53 +0200 | [diff] [blame] | 14 | |
| 15 | /* SOC specific definations */ |
| 16 | #define INTREG_BASE 0xd0000000 |
| 17 | #define KW_REGISTER(x) (KW_REGS_PHY_BASE + x) |
| 18 | #define KW_OFFSET_REG (INTREG_BASE + 0x20080) |
| 19 | |
| 20 | /* undocumented registers */ |
| 21 | #define KW_REG_UNDOC_0x1470 (KW_REGISTER(0x1470)) |
| 22 | #define KW_REG_UNDOC_0x1478 (KW_REGISTER(0x1478)) |
| 23 | |
Stefan Roese | 0b74175 | 2014-10-22 12:13:13 +0200 | [diff] [blame] | 24 | #define MVEBU_SDRAM_BASE (KW_REGISTER(0x1500)) |
Heiko Schocher | 60e286b | 2009-07-16 09:59:10 +0200 | [diff] [blame] | 25 | #define KW_TWSI_BASE (KW_REGISTER(0x11000)) |
Prafulla Wadaskar | a09bbe5 | 2009-06-20 11:01:53 +0200 | [diff] [blame] | 26 | #define KW_UART0_BASE (KW_REGISTER(0x12000)) |
Prafulla Wadaskar | 6761b62 | 2009-07-06 15:50:47 +0530 | [diff] [blame] | 27 | #define KW_UART1_BASE (KW_REGISTER(0x12100)) |
Prafulla Wadaskar | a09bbe5 | 2009-06-20 11:01:53 +0200 | [diff] [blame] | 28 | #define KW_MPP_BASE (KW_REGISTER(0x10000)) |
Stefan Roese | c50ab39 | 2014-10-22 12:13:11 +0200 | [diff] [blame] | 29 | #define MVEBU_GPIO0_BASE (KW_REGISTER(0x10100)) |
| 30 | #define MVEBU_GPIO1_BASE (KW_REGISTER(0x10140)) |
Jason Cooper | 152bf1f | 2011-08-04 21:26:16 +0530 | [diff] [blame] | 31 | #define KW_RTC_BASE (KW_REGISTER(0x10300)) |
Prafulla Wadaskar | a09bbe5 | 2009-06-20 11:01:53 +0200 | [diff] [blame] | 32 | #define KW_NANDF_BASE (KW_REGISTER(0x10418)) |
Stefan Roese | 1b258d5 | 2014-10-22 12:13:12 +0200 | [diff] [blame] | 33 | #define MVEBU_SPI_BASE (KW_REGISTER(0x10600)) |
Chris Packham | 4b32bb7 | 2019-03-13 20:47:01 +1300 | [diff] [blame] | 34 | #define MVEBU_CPU_WIN_BASE (KW_REGISTER(0x20000)) |
Prafulla Wadaskar | a09bbe5 | 2009-06-20 11:01:53 +0200 | [diff] [blame] | 35 | #define KW_CPU_REG_BASE (KW_REGISTER(0x20100)) |
Stefan Roese | cd931e1 | 2014-10-22 12:13:08 +0200 | [diff] [blame] | 36 | #define MVEBU_TIMER_BASE (KW_REGISTER(0x20300)) |
Prafulla Wadaskar | a09bbe5 | 2009-06-20 11:01:53 +0200 | [diff] [blame] | 37 | #define KW_REG_PCIE_BASE (KW_REGISTER(0x40000)) |
Prafulla Wadaskar | ecb1b02 | 2009-06-29 20:55:54 +0530 | [diff] [blame] | 38 | #define KW_USB20_BASE (KW_REGISTER(0x50000)) |
Prafulla Wadaskar | a09bbe5 | 2009-06-20 11:01:53 +0200 | [diff] [blame] | 39 | #define KW_EGIGA0_BASE (KW_REGISTER(0x72000)) |
| 40 | #define KW_EGIGA1_BASE (KW_REGISTER(0x76000)) |
Prafulla Wadaskar | 9b81e64 | 2010-08-07 17:29:44 +0530 | [diff] [blame] | 41 | #define KW_SATA_BASE (KW_REGISTER(0x80000)) |
DrEagle | ad88174 | 2014-07-25 21:07:30 +0200 | [diff] [blame] | 42 | #define KW_SDIO_BASE (KW_REGISTER(0x90000)) |
Prafulla Wadaskar | 9b81e64 | 2010-08-07 17:29:44 +0530 | [diff] [blame] | 43 | |
| 44 | /* Kirkwood Sata controller has two ports */ |
| 45 | #define KW_SATA_PORT0_OFFSET 0x2000 |
| 46 | #define KW_SATA_PORT1_OFFSET 0x4000 |
Prafulla Wadaskar | a09bbe5 | 2009-06-20 11:01:53 +0200 | [diff] [blame] | 47 | |
Albert Aribaud | 8a99523 | 2010-07-12 22:24:29 +0200 | [diff] [blame] | 48 | /* Kirkwood GbE controller has two ports */ |
| 49 | #define MAX_MVGBE_DEVS 2 |
| 50 | #define MVGBE0_BASE KW_EGIGA0_BASE |
| 51 | #define MVGBE1_BASE KW_EGIGA1_BASE |
Albert Aribaud | e91d7d3 | 2010-07-12 22:24:28 +0200 | [diff] [blame] | 52 | |
Albert ARIBAUD | c3c7645 | 2012-01-15 22:08:39 +0000 | [diff] [blame] | 53 | /* Kirkwood USB Host controller */ |
| 54 | #define MVUSB0_BASE KW_USB20_BASE |
| 55 | #define MVUSB0_CPU_ATTR_DRAM_CS0 KWCPU_ATTR_DRAM_CS0 |
| 56 | #define MVUSB0_CPU_ATTR_DRAM_CS1 KWCPU_ATTR_DRAM_CS1 |
| 57 | #define MVUSB0_CPU_ATTR_DRAM_CS2 KWCPU_ATTR_DRAM_CS2 |
| 58 | #define MVUSB0_CPU_ATTR_DRAM_CS3 KWCPU_ATTR_DRAM_CS3 |
| 59 | |
| 60 | /* Kirkwood CPU memory windows */ |
| 61 | #define MVCPU_WIN_CTRL_DATA KWCPU_WIN_CTRL_DATA |
| 62 | #define MVCPU_WIN_ENABLE KWCPU_WIN_ENABLE |
| 63 | #define MVCPU_WIN_DISABLE KWCPU_WIN_DISABLE |
| 64 | |
Tom Rini | 253b6a2 | 2022-12-04 10:13:42 -0500 | [diff] [blame] | 65 | #define CFG_SAR_REG (KW_MPP_BASE + 0x0030) |
Pali Rohár | e370d02 | 2022-08-17 21:37:49 +0200 | [diff] [blame] | 66 | |
Prafulla Wadaskar | a09bbe5 | 2009-06-20 11:01:53 +0200 | [diff] [blame] | 67 | #if defined (CONFIG_KW88F6281) |
| 68 | #include <asm/arch/kw88f6281.h> |
| 69 | #elif defined (CONFIG_KW88F6192) |
| 70 | #include <asm/arch/kw88f6192.h> |
| 71 | #else |
| 72 | #error "SOC Name not defined" |
| 73 | #endif /* CONFIG_KW88F6281 */ |
| 74 | #endif /* CONFIG_FEROCEON_88FR131 */ |
| 75 | #endif /* _ASM_ARCH_KIRKWOOD_H */ |