blob: 4d21e3df76eca374609932e2f80d5b875b07c576 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasutc140e982011-11-08 23:18:08 +00002/*
Otavio Salvadorfd96c032013-01-11 03:19:08 +00003 * Freescale i.MX23/i.MX28 common code
Marek Vasutc140e982011-11-08 23:18:08 +00004 *
5 * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
6 * on behalf of DENX Software Engineering GmbH
7 *
8 * Based on code from LTIB:
9 * Copyright (C) 2010 Freescale Semiconductor, Inc.
Marek Vasutc140e982011-11-08 23:18:08 +000010 */
11
12#include <common.h>
Simon Glassed38aef2020-05-10 11:40:03 -060013#include <command.h>
Simon Glassafb02152019-12-28 10:45:01 -070014#include <cpu_func.h>
Simon Glassf11478f2019-12-28 10:45:07 -070015#include <hang.h>
Simon Glass97589732020-05-10 11:40:02 -060016#include <init.h>
Simon Glass274e0b02020-05-10 11:39:56 -060017#include <net.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060018#include <asm/global_data.h>
Simon Glassdbd79542020-05-10 11:40:11 -060019#include <linux/delay.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090020#include <linux/errno.h>
Marek Vasutc140e982011-11-08 23:18:08 +000021#include <asm/io.h>
22#include <asm/arch/clock.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020023#include <asm/mach-imx/dma.h>
Marek Vasutc140e982011-11-08 23:18:08 +000024#include <asm/arch/gpio.h>
Marek Vasut53fdab22011-11-08 23:18:13 +000025#include <asm/arch/iomux.h>
Marek Vasutc140e982011-11-08 23:18:08 +000026#include <asm/arch/imx-regs.h>
27#include <asm/arch/sys_proto.h>
Marek BehĂșn90dcc4f2021-05-20 13:24:12 +020028#include <asm/sections.h>
Fabio Estevam570dcfd2013-01-08 05:21:45 +000029#include <linux/compiler.h>
Marek Vasutc140e982011-11-08 23:18:08 +000030
Marek Vasut5bf48fb2011-11-08 23:18:23 +000031DECLARE_GLOBAL_DATA_PTR;
32
Marek Vasutc140e982011-11-08 23:18:08 +000033/* Lowlevel init isn't used on i.MX28, so just have a dummy here */
Mans Rullgard04ef8652018-04-21 16:11:06 +010034__weak void lowlevel_init(void) {}
Marek Vasutc140e982011-11-08 23:18:08 +000035
Harald Seiler6f14d5f2020-12-15 16:47:52 +010036void reset_cpu(void) __attribute__((noreturn));
Marek Vasutc140e982011-11-08 23:18:08 +000037
Harald Seiler6f14d5f2020-12-15 16:47:52 +010038void reset_cpu(void)
Marek Vasutc140e982011-11-08 23:18:08 +000039{
Otavio Salvador22f4ff92012-08-05 09:05:31 +000040 struct mxs_rtc_regs *rtc_regs =
41 (struct mxs_rtc_regs *)MXS_RTC_BASE;
42 struct mxs_lcdif_regs *lcdif_regs =
43 (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
Marek Vasut9c53b7e2012-05-01 11:09:47 +000044
45 /*
46 * Shut down the LCD controller as it interferes with BootROM boot mode
47 * pads sampling.
48 */
49 writel(LCDIF_CTRL_RUN, &lcdif_regs->hw_lcdif_ctrl_clr);
Marek Vasutc140e982011-11-08 23:18:08 +000050
51 /* Wait 1 uS before doing the actual watchdog reset */
52 writel(1, &rtc_regs->hw_rtc_watchdog);
53 writel(RTC_CTRL_WATCHDOGEN, &rtc_regs->hw_rtc_ctrl_set);
54
55 /* Endless loop, reset will exit from here */
56 for (;;)
57 ;
58}
59
Marek Vasut39c31032013-04-25 16:37:12 +000060/*
61 * This function will craft a jumptable at 0x0 which will redirect interrupt
62 * vectoring to proper location of U-Boot in RAM.
63 *
64 * The structure of the jumptable will be as follows:
65 * ldr pc, [pc, #0x18] ..... for each vector, thus repeated 8 times
66 * <destination address> ... for each previous ldr, thus also repeated 8 times
67 *
68 * The "ldr pc, [pc, #0x18]" instruction above loads address from memory at
69 * offset 0x18 from current value of PC register. Note that PC is already
70 * incremented by 4 when computing the offset, so the effective offset is
71 * actually 0x20, this the associated <destination address>. Loading the PC
72 * register with an address performs a jump to that address.
73 */
Marek Vasut5bf48fb2011-11-08 23:18:23 +000074void mx28_fixup_vt(uint32_t start_addr)
75{
Marek Vasut39c31032013-04-25 16:37:12 +000076 /* ldr pc, [pc, #0x18] */
77 const uint32_t ldr_pc = 0xe59ff018;
78 /* Jumptable location is 0x0 */
79 uint32_t *vt = (uint32_t *)0x0;
Marek Vasut5bf48fb2011-11-08 23:18:23 +000080 int i;
81
Marek Vasut39c31032013-04-25 16:37:12 +000082 for (i = 0; i < 8; i++) {
Wolfgang Denk6ae80832014-11-06 14:02:57 +010083 /* cppcheck-suppress nullPointer */
Marek Vasut39c31032013-04-25 16:37:12 +000084 vt[i] = ldr_pc;
Wolfgang Denk6ae80832014-11-06 14:02:57 +010085 /* cppcheck-suppress nullPointer */
Marek Vasut39c31032013-04-25 16:37:12 +000086 vt[i + 8] = start_addr + (4 * i);
87 }
Marek Vasut5bf48fb2011-11-08 23:18:23 +000088}
89
90#ifdef CONFIG_ARCH_MISC_INIT
91int arch_misc_init(void)
92{
93 mx28_fixup_vt(gd->relocaddr);
Marek Vasutc140e982011-11-08 23:18:08 +000094 return 0;
95}
Marek Vasut5bf48fb2011-11-08 23:18:23 +000096#endif
Marek Vasutc140e982011-11-08 23:18:08 +000097
Marek Vasutc140e982011-11-08 23:18:08 +000098int arch_cpu_init(void)
99{
Otavio Salvador22f4ff92012-08-05 09:05:31 +0000100 struct mxs_clkctrl_regs *clkctrl_regs =
101 (struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
Marek Vasut5bf48fb2011-11-08 23:18:23 +0000102
103 mx28_fixup_vt((uint32_t)&_start);
Marek Vasutc140e982011-11-08 23:18:08 +0000104
105 /*
106 * Enable NAND clock
107 */
Rasmus Villemoes6cb658c2019-09-12 09:17:10 +0000108 /* Set bypass bit */
Marek Vasutc140e982011-11-08 23:18:08 +0000109 writel(CLKCTRL_CLKSEQ_BYPASS_GPMI,
110 &clkctrl_regs->hw_clkctrl_clkseq_set);
111
Rasmus Villemoes6cb658c2019-09-12 09:17:10 +0000112 /* Set GPMI clock to ref_xtal / 1 */
Rasmus Villemoes5a84b032019-09-12 09:17:11 +0000113 clrbits_le32(&clkctrl_regs->hw_clkctrl_gpmi, CLKCTRL_GPMI_CLKGATE);
114 while (readl(&clkctrl_regs->hw_clkctrl_gpmi) & CLKCTRL_GPMI_CLKGATE)
115 ;
Marek Vasutc140e982011-11-08 23:18:08 +0000116 clrsetbits_le32(&clkctrl_regs->hw_clkctrl_gpmi,
Rasmus Villemoes5a84b032019-09-12 09:17:11 +0000117 CLKCTRL_GPMI_DIV_MASK, 1);
Marek Vasutc140e982011-11-08 23:18:08 +0000118
119 udelay(1000);
120
Marek Vasut53fdab22011-11-08 23:18:13 +0000121 /*
122 * Configure GPIO unit
123 */
124 mxs_gpio_init();
125
Marek Vasut93541b42012-04-08 17:34:46 +0000126#ifdef CONFIG_APBH_DMA
127 /* Start APBH DMA */
128 mxs_dma_init();
129#endif
130
Marek Vasutc140e982011-11-08 23:18:08 +0000131 return 0;
132}
Marek Vasutc140e982011-11-08 23:18:08 +0000133
Peng Fanb741b162015-08-13 10:55:33 +0800134u32 get_cpu_rev(void)
Otavio Salvadorca36b532012-07-28 11:43:47 +0000135{
Otavio Salvador22f4ff92012-08-05 09:05:31 +0000136 struct mxs_digctl_regs *digctl_regs =
137 (struct mxs_digctl_regs *)MXS_DIGCTL_BASE;
Otavio Salvadorca36b532012-07-28 11:43:47 +0000138 uint8_t rev = readl(&digctl_regs->hw_digctl_chipid) & 0x000000FF;
139
140 switch (readl(&digctl_regs->hw_digctl_chipid) & HW_DIGCTL_CHIPID_MASK) {
Otavio Salvadorfd96c032013-01-11 03:19:08 +0000141 case HW_DIGCTL_CHIPID_MX23:
142 switch (rev) {
143 case 0x0:
Otavio Salvadorfd96c032013-01-11 03:19:08 +0000144 case 0x1:
Otavio Salvadorfd96c032013-01-11 03:19:08 +0000145 case 0x2:
Otavio Salvadorfd96c032013-01-11 03:19:08 +0000146 case 0x3:
Otavio Salvadorfd96c032013-01-11 03:19:08 +0000147 case 0x4:
Peng Fanb741b162015-08-13 10:55:33 +0800148 return (MXC_CPU_MX23 << 12) | (rev + 0x10);
Otavio Salvadorfd96c032013-01-11 03:19:08 +0000149 default:
Peng Fanb741b162015-08-13 10:55:33 +0800150 return 0;
Otavio Salvadorfd96c032013-01-11 03:19:08 +0000151 }
Otavio Salvadorca36b532012-07-28 11:43:47 +0000152 case HW_DIGCTL_CHIPID_MX28:
153 switch (rev) {
154 case 0x1:
Peng Fanb741b162015-08-13 10:55:33 +0800155 return (MXC_CPU_MX28 << 12) | 0x12;
Otavio Salvadorca36b532012-07-28 11:43:47 +0000156 default:
Peng Fanb741b162015-08-13 10:55:33 +0800157 return 0;
Otavio Salvadorca36b532012-07-28 11:43:47 +0000158 }
159 default:
Peng Fanb741b162015-08-13 10:55:33 +0800160 return 0;
161 }
162}
163
164#if defined(CONFIG_DISPLAY_CPUINFO)
165const char *get_imx_type(u32 imxtype)
166{
167 switch (imxtype) {
168 case MXC_CPU_MX23:
Michael Heimpold0ad9e1f2016-06-06 14:26:39 +0200169 return "23";
Peng Fanb741b162015-08-13 10:55:33 +0800170 case MXC_CPU_MX28:
Michael Heimpold0ad9e1f2016-06-06 14:26:39 +0200171 return "28";
Peng Fanb741b162015-08-13 10:55:33 +0800172 default:
Otavio Salvadorca36b532012-07-28 11:43:47 +0000173 return "??";
174 }
175}
176
Marek Vasutc140e982011-11-08 23:18:08 +0000177int print_cpuinfo(void)
178{
Peng Fanb741b162015-08-13 10:55:33 +0800179 u32 cpurev;
Mans Rullgard2f66b402018-04-21 16:11:09 +0100180 struct mxs_spl_data *data = MXS_SPL_DATA;
Marek Vasutb28fe462012-05-01 11:09:45 +0000181
Peng Fanb741b162015-08-13 10:55:33 +0800182 cpurev = get_cpu_rev();
183 printf("CPU: Freescale i.MX%s rev%d.%d at %d MHz\n",
184 get_imx_type((cpurev & 0xFF000) >> 12),
185 (cpurev & 0x000F0) >> 4,
186 (cpurev & 0x0000F) >> 0,
Otavio Salvadorca36b532012-07-28 11:43:47 +0000187 mxc_get_clock(MXC_ARM_CLK) / 1000000);
Otavio Salvadorcbf0bf22012-08-13 09:53:12 +0000188 printf("BOOT: %s\n", mxs_boot_modes[data->boot_mode_idx].mode);
Marek Vasutc140e982011-11-08 23:18:08 +0000189 return 0;
190}
191#endif
192
Simon Glassed38aef2020-05-10 11:40:03 -0600193int do_mx28_showclocks(struct cmd_tbl *cmdtp, int flag, int argc,
194 char *const argv[])
Marek Vasutc140e982011-11-08 23:18:08 +0000195{
196 printf("CPU: %3d MHz\n", mxc_get_clock(MXC_ARM_CLK) / 1000000);
197 printf("BUS: %3d MHz\n", mxc_get_clock(MXC_AHB_CLK) / 1000000);
198 printf("EMI: %3d MHz\n", mxc_get_clock(MXC_EMI_CLK));
199 printf("GPMI: %3d MHz\n", mxc_get_clock(MXC_GPMI_CLK) / 1000000);
200 return 0;
201}
202
203/*
204 * Initializes on-chip ethernet controllers.
205 */
Otavio Salvadord1de2e02012-08-19 04:58:29 +0000206#if defined(CONFIG_MX28) && defined(CONFIG_CMD_NET)
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900207int cpu_eth_init(struct bd_info *bis)
Marek Vasutc140e982011-11-08 23:18:08 +0000208{
Otavio Salvador22f4ff92012-08-05 09:05:31 +0000209 struct mxs_clkctrl_regs *clkctrl_regs =
210 (struct mxs_clkctrl_regs *)MXS_CLKCTRL_BASE;
Marek Vasutc140e982011-11-08 23:18:08 +0000211
212 /* Turn on ENET clocks */
213 clrbits_le32(&clkctrl_regs->hw_clkctrl_enet,
214 CLKCTRL_ENET_SLEEP | CLKCTRL_ENET_DISABLE);
215
216 /* Set up ENET PLL for 50 MHz */
217 /* Power on ENET PLL */
218 writel(CLKCTRL_PLL2CTRL0_POWER,
219 &clkctrl_regs->hw_clkctrl_pll2ctrl0_set);
220
221 udelay(10);
222
223 /* Gate on ENET PLL */
224 writel(CLKCTRL_PLL2CTRL0_CLKGATE,
225 &clkctrl_regs->hw_clkctrl_pll2ctrl0_clr);
226
227 /* Enable pad output */
228 setbits_le32(&clkctrl_regs->hw_clkctrl_enet, CLKCTRL_ENET_CLK_OUT_EN);
229
230 return 0;
231}
232#endif
233
Fabio Estevam570dcfd2013-01-08 05:21:45 +0000234__weak void mx28_adjust_mac(int dev_id, unsigned char *mac)
Fabio Estevam4029c012011-12-20 06:42:29 +0000235{
236 mac[0] = 0x00;
237 mac[1] = 0x04; /* Use FSL vendor MAC address by default */
238
239 if (dev_id == 1) /* Let MAC1 be MAC0 + 1 by default */
240 mac[5] += 1;
241}
242
Fabio Estevam4029c012011-12-20 06:42:29 +0000243#ifdef CONFIG_MX28_FEC_MAC_IN_OCOTP
244
245#define MXS_OCOTP_MAX_TIMEOUT 1000000
246void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
247{
Otavio Salvador22f4ff92012-08-05 09:05:31 +0000248 struct mxs_ocotp_regs *ocotp_regs =
249 (struct mxs_ocotp_regs *)MXS_OCOTP_BASE;
Fabio Estevam4029c012011-12-20 06:42:29 +0000250 uint32_t data;
251
252 memset(mac, 0, 6);
253
254 writel(OCOTP_CTRL_RD_BANK_OPEN, &ocotp_regs->hw_ocotp_ctrl_set);
255
Otavio Salvadorcbf0bf22012-08-13 09:53:12 +0000256 if (mxs_wait_mask_clr(&ocotp_regs->hw_ocotp_ctrl_reg, OCOTP_CTRL_BUSY,
Fabio Estevam4029c012011-12-20 06:42:29 +0000257 MXS_OCOTP_MAX_TIMEOUT)) {
258 printf("MXS FEC: Can't get MAC from OCOTP\n");
259 return;
260 }
261
262 data = readl(&ocotp_regs->hw_ocotp_cust0);
263
264 mac[2] = (data >> 24) & 0xff;
265 mac[3] = (data >> 16) & 0xff;
266 mac[4] = (data >> 8) & 0xff;
267 mac[5] = data & 0xff;
268 mx28_adjust_mac(dev_id, mac);
269}
270#else
271void imx_get_mac_from_fuse(int dev_id, unsigned char *mac)
272{
273 memset(mac, 0, 6);
274}
275#endif
276
Otavio Salvadora2bbe0c2012-08-19 04:58:30 +0000277int mxs_dram_init(void)
Fabio Estevam93f3a892011-12-20 05:46:33 +0000278{
Mans Rullgard2f66b402018-04-21 16:11:09 +0100279 struct mxs_spl_data *data = MXS_SPL_DATA;
Fabio Estevam93f3a892011-12-20 05:46:33 +0000280
Marek Vasut9136fe92012-05-01 11:09:44 +0000281 if (data->mem_dram_size == 0) {
Otavio Salvadora2bbe0c2012-08-19 04:58:30 +0000282 printf("MXS:\n"
Marek Vasut9136fe92012-05-01 11:09:44 +0000283 "Error, the RAM size passed up from SPL is 0!\n");
Fabio Estevam93f3a892011-12-20 05:46:33 +0000284 hang();
285 }
286
Marek Vasut9136fe92012-05-01 11:09:44 +0000287 gd->ram_size = data->mem_dram_size;
Fabio Estevam93f3a892011-12-20 05:46:33 +0000288 return 0;
289}
290
Marek Vasutc140e982011-11-08 23:18:08 +0000291U_BOOT_CMD(
292 clocks, CONFIG_SYS_MAXARGS, 1, do_mx28_showclocks,
293 "display clocks",
294 ""
295);