blob: b09cbab292a6d44194bb96cbca2197720c3c9878 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05002/*
Kumar Galaad4e9d42011-01-04 17:57:59 -06003 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05004 */
5
6/*
7 * mpc8548cds board configuration file
8 *
9 * Please refer to doc/README.mpc85xxcds for more info.
10 *
11 */
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
Kumar Galaad4e9d42011-01-04 17:57:59 -060015#define CONFIG_SYS_SRIO
16#define CONFIG_SRIO1 /* SRIO port 1 */
17
Ed Swarthout95ae0a02007-07-27 01:50:52 -050018#define CONFIG_PCI1 /* PCI controller 1 */
Robert P. J. Daya8099812016-05-03 19:52:49 -040019#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050020#undef CONFIG_PCI2
21#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +000022#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala93166d22007-12-07 12:17:34 -060023#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala7738d5c2008-10-21 11:33:58 -050024#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050025
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050026#define CONFIG_ENV_OVERWRITE
Ed Swarthout95ae0a02007-07-27 01:50:52 -050027#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050028
Jon Loeliger6bcdb402008-03-19 15:02:07 -050029#define CONFIG_FSL_VIA
Jon Loeliger6bcdb402008-03-19 15:02:07 -050030
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050031#ifndef __ASSEMBLY__
32extern unsigned long get_clock_freq(void);
33#endif
34#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
35
36/*
37 * These can be toggled for performance analysis, otherwise use default.
38 */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050039#define CONFIG_L2_CACHE /* toggle L2 cache */
40#define CONFIG_BTB /* toggle branch predition */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050041
42/*
43 * Only possible on E500 Version 2 or newer cores.
44 */
45#define CONFIG_ENABLE_36BIT_PHYS 1
46
chenhui zhaoa9dd52d2011-10-13 13:41:00 +080047#ifdef CONFIG_PHYS_64BIT
48#define CONFIG_ADDR_MAP
49#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
50#endif
51
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020052#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
53#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050054
Timur Tabid8f341c2011-08-04 18:03:41 -050055#define CONFIG_SYS_CCSRBAR 0xe0000000
56#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050057
Jon Loeligerc378bae2008-03-18 13:51:06 -050058/* DDR Setup */
Jon Loeligerc378bae2008-03-18 13:51:06 -050059#undef CONFIG_FSL_DDR_INTERACTIVE
60#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
61#define CONFIG_DDR_SPD
Jon Loeligerc378bae2008-03-18 13:51:06 -050062
chenhui zhao3560dbd2011-09-06 16:41:19 +000063#define CONFIG_DDR_ECC
Dave Liud3ca1242008-10-28 17:53:38 +080064#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeligerc378bae2008-03-18 13:51:06 -050065#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
66
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
68#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050069
Jon Loeligerc378bae2008-03-18 13:51:06 -050070#define CONFIG_DIMM_SLOTS_PER_CTLR 1
71#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050072
Jon Loeligerc378bae2008-03-18 13:51:06 -050073/* I2C addresses of SPD EEPROMs */
74#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
75
76/* Make sure required options are set */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050077#ifndef CONFIG_SPD_EEPROM
78#error ("CONFIG_SPD_EEPROM is required")
79#endif
80
81#undef CONFIG_CLOCKS_IN_MHZ
chenhui zhaoe97171e2011-10-13 13:40:59 +080082/*
83 * Physical Address Map
84 *
85 * 32bit:
86 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
87 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
88 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
89 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
90 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
91 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
92 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
93 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
94 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
95 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
96 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
97 *
chenhui zhaoa9dd52d2011-10-13 13:41:00 +080098 * 36bit:
99 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
100 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
101 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
102 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
103 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
104 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
105 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
106 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
107 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
108 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
109 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
110 *
chenhui zhaoe97171e2011-10-13 13:40:59 +0800111 */
112
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500113/*
114 * Local Bus Definitions
115 */
116
117/*
118 * FLASH on the Local Bus
119 * Two banks, 8M each, using the CFI driver.
120 * Boot from BR0/OR0 bank at 0xff00_0000
121 * Alternate BR1/OR1 bank at 0xff80_0000
122 *
123 * BR0, BR1:
124 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
125 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
126 * Port Size = 16 bits = BRx[19:20] = 10
127 * Use GPCM = BRx[24:26] = 000
128 * Valid = BRx[31] = 1
129 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500130 * 0 4 8 12 16 20 24 28
131 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
132 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500133 *
134 * OR0, OR1:
135 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
136 * Reserved ORx[17:18] = 11, confusion here?
137 * CSNT = ORx[20] = 1
138 * ACS = half cycle delay = ORx[21:22] = 11
139 * SCY = 6 = ORx[24:27] = 0110
140 * TRLX = use relaxed timing = ORx[29] = 1
141 * EAD = use external address latch delay = OR[31] = 1
142 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500143 * 0 4 8 12 16 20 24 28
144 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500145 */
146
chenhui zhaoe97171e2011-10-13 13:40:59 +0800147#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800148#ifdef CONFIG_PHYS_64BIT
149#define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
150#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800151#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800152#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500153
chenhui zhaoe97171e2011-10-13 13:40:59 +0800154#define CONFIG_SYS_BR0_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000155 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
chenhui zhaoe97171e2011-10-13 13:40:59 +0800156#define CONFIG_SYS_BR1_PRELIM \
157 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500158
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_OR0_PRELIM 0xff806e65
160#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500161
chenhui zhaoe97171e2011-10-13 13:40:59 +0800162#define CONFIG_SYS_FLASH_BANKS_LIST \
163 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
165#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
166#undef CONFIG_SYS_FLASH_CHECKSUM
167#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
168#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500169
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200170#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500171
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500173
chenhui zhao3560dbd2011-09-06 16:41:19 +0000174#define CONFIG_HWCONFIG /* enable hwconfig */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500175
176/*
177 * SDRAM on the Local Bus
178 */
chenhui zhaoe97171e2011-10-13 13:40:59 +0800179#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800180#ifdef CONFIG_PHYS_64BIT
181#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
182#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800183#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800184#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500186
187/*
188 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500190 *
191 * For BR2, need:
192 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
193 * port-size = 32-bits = BR2[19:20] = 11
194 * no parity checking = BR2[21:22] = 00
195 * SDRAM for MSEL = BR2[24:26] = 011
196 * Valid = BR[31] = 1
197 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500198 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500199 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
200 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500202 * FIXME: the top 17 bits of BR2.
203 */
204
chenhui zhaoe97171e2011-10-13 13:40:59 +0800205#define CONFIG_SYS_BR2_PRELIM \
206 (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
207 | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500208
209/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500211 *
212 * For OR2, need:
213 * 64MB mask for AM, OR2[0:7] = 1111 1100
214 * XAM, OR2[17:18] = 11
215 * 9 columns OR2[19-21] = 010
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500216 * 13 rows OR2[23-25] = 100
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500217 * EAD set for extra time OR[31] = 1
218 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500219 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500220 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
221 */
222
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500224
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
226#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
227#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
228#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500229
230/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500231 * Common settings for all Local Bus SDRAM commands.
232 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500233 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500234 * is OR'ed in too.
235 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500236#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
237 | LSDMR_PRETOACT7 \
238 | LSDMR_ACTTORW7 \
239 | LSDMR_BL8 \
240 | LSDMR_WRC4 \
241 | LSDMR_CL3 \
242 | LSDMR_RFEN \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500243 )
244
245/*
246 * The CADMUS registers are connected to CS3 on CDS.
247 * The new memory map places CADMUS at 0xf8000000.
248 *
249 * For BR3, need:
250 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
251 * port-size = 8-bits = BR[19:20] = 01
252 * no parity checking = BR[21:22] = 00
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500253 * GPMC for MSEL = BR[24:26] = 000
254 * Valid = BR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500255 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500256 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500257 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
258 *
259 * For OR3, need:
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500260 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500261 * disable buffer ctrl OR[19] = 0
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500262 * CSNT OR[20] = 1
263 * ACS OR[21:22] = 11
264 * XACS OR[23] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500265 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500266 * SETA OR[28] = 0
267 * TRLX OR[29] = 1
268 * EHTR OR[30] = 1
269 * EAD extra time OR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500270 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500271 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500272 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
273 */
274
Jon Loeliger6bcdb402008-03-19 15:02:07 -0500275#define CONFIG_FSL_CADMUS
276
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500277#define CADMUS_BASE_ADDR 0xf8000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800278#ifdef CONFIG_PHYS_64BIT
279#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
280#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800281#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800282#endif
chenhui zhaoe97171e2011-10-13 13:40:59 +0800283#define CONFIG_SYS_BR3_PRELIM \
284 (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500286
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200287#define CONFIG_SYS_INIT_RAM_LOCK 1
288#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200289#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500290
Wolfgang Denk0191e472010-10-26 14:34:52 +0200291#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500293
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200294#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
chenhui zhao3560dbd2011-09-06 16:41:19 +0000295#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500296
297/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_NS16550_SERIAL
299#define CONFIG_SYS_NS16550_REG_SIZE 1
300#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500301
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200302#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500303 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
304
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200305#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
306#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500307
Jon Loeliger43d818f2006-10-20 15:50:15 -0500308/*
309 * I2C
310 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200311#define CONFIG_SYS_I2C
312#define CONFIG_SYS_I2C_FSL
313#define CONFIG_SYS_FSL_I2C_SPEED 400000
314#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
315#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
316#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500317
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200318/* EEPROM */
319#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320#define CONFIG_SYS_I2C_EEPROM_CCID
321#define CONFIG_SYS_ID_EEPROM
322#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
323#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200324
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500325/*
326 * General PCI
Sergei Shtylyov6ffad932006-12-27 22:07:15 +0300327 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500328 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600329#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800330#ifdef CONFIG_PHYS_64BIT
331#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
332#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
333#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600334#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600335#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800336#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200337#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600338#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600339#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800340#ifdef CONFIG_PHYS_64BIT
341#define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
342#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200343#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800344#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200345#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500346
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500347#ifdef CONFIG_PCIE1
Kumar Galaac799852010-12-17 10:21:22 -0600348#define CONFIG_SYS_PCIE1_NAME "Slot"
Kumar Galaef43b6e2008-12-02 16:08:39 -0600349#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800350#ifdef CONFIG_PHYS_64BIT
351#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
352#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
353#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600354#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600355#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800356#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200357#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600358#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600359#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800360#ifdef CONFIG_PHYS_64BIT
361#define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
362#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200363#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800364#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200365#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500366#endif
Zang Roy-r61911a5f77dc2006-12-14 14:14:55 +0800367
368/*
369 * RapidIO MMU
370 */
chenhui zhaoe97171e2011-10-13 13:40:59 +0800371#define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800372#ifdef CONFIG_PHYS_64BIT
373#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
374#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800375#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800376#endif
Kumar Galaad4e9d42011-01-04 17:57:59 -0600377#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500378
Randy Vinson1dfd6d92007-02-27 19:42:22 -0700379#ifdef CONFIG_LEGACY
380#define BRIDGE_ID 17
381#define VIA_ID 2
382#else
383#define BRIDGE_ID 28
384#define VIA_ID 4
385#endif
386
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500387#if defined(CONFIG_PCI)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500388#undef CONFIG_EEPRO100
389#undef CONFIG_TULIP
390
chenhui zhao3560dbd2011-09-06 16:41:19 +0000391#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500392
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500393#endif /* CONFIG_PCI */
394
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500395#if defined(CONFIG_TSEC_ENET)
396
Kim Phillips177e58f2007-05-16 16:52:19 -0500397#define CONFIG_TSEC1 1
398#define CONFIG_TSEC1_NAME "eTSEC0"
399#define CONFIG_TSEC2 1
400#define CONFIG_TSEC2_NAME "eTSEC1"
401#define CONFIG_TSEC3 1
402#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500403#define CONFIG_TSEC4
Kim Phillips177e58f2007-05-16 16:52:19 -0500404#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500405#undef CONFIG_MPC85XX_FEC
406
407#define TSEC1_PHY_ADDR 0
408#define TSEC2_PHY_ADDR 1
409#define TSEC3_PHY_ADDR 2
410#define TSEC4_PHY_ADDR 3
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500411
412#define TSEC1_PHYIDX 0
413#define TSEC2_PHYIDX 0
414#define TSEC3_PHYIDX 0
415#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500416#define TSEC1_FLAGS TSEC_GIGABIT
417#define TSEC2_FLAGS TSEC_GIGABIT
418#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
419#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500420
421/* Options are: eTSEC[0-3] */
422#define CONFIG_ETHPRIME "eTSEC0"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500423#endif /* CONFIG_TSEC_ENET */
424
425/*
426 * Environment
427 */
chenhui zhao3560dbd2011-09-06 16:41:19 +0000428#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
429#define CONFIG_ENV_ADDR 0xfff80000
430#else
431#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
432#endif
433#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K for env */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200434#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500435
436#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200437#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500438
Jon Loeligere63319f2007-06-13 13:22:08 -0500439/*
Jon Loeligered26c742007-07-10 09:10:49 -0500440 * BOOTP options
441 */
442#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500443
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500444#undef CONFIG_WATCHDOG /* watchdog disabled */
445
446/*
447 * Miscellaneous configurable options
448 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200449#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500450
451/*
452 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500453 * have to be in the first 64 MB of memory, since this is
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500454 * the maximum mapped by the Linux kernel during initialization.
455 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500456#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
457#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500458
Jon Loeligere63319f2007-06-13 13:22:08 -0500459#if defined(CONFIG_CMD_KGDB)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500460#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500461#endif
462
463/*
464 * Environment Configuration
465 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500466#if defined(CONFIG_TSEC_ENET)
Andy Fleming458c3892007-08-16 16:35:02 -0500467#define CONFIG_HAS_ETH0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500468#define CONFIG_HAS_ETH1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500469#define CONFIG_HAS_ETH2
Andy Fleming239e75f2006-09-13 10:34:18 -0500470#define CONFIG_HAS_ETH3
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500471#endif
472
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500473#define CONFIG_IPADDR 192.168.1.253
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500474
Mario Six790d8442018-03-28 14:38:20 +0200475#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000476#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000477#define CONFIG_BOOTFILE "8548cds/uImage.uboot"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500478#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500479
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500480#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500481#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500482#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500483
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500484#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500485
chenhui zhao3560dbd2011-09-06 16:41:19 +0000486#define CONFIG_EXTRA_ENV_SETTINGS \
487 "hwconfig=fsl_ddr:ecc=off\0" \
488 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200489 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000490 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200491 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
492 " +$filesize; " \
493 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
494 " +$filesize; " \
495 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
496 " $filesize; " \
497 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
498 " +$filesize; " \
499 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
500 " $filesize\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000501 "consoledev=ttyS1\0" \
502 "ramdiskaddr=2000000\0" \
503 "ramdiskfile=ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500504 "fdtaddr=1e00000\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000505 "fdtfile=mpc8548cds.dtb\0"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500506
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500507#define CONFIG_NFSBOOTCOMMAND \
508 "setenv bootargs root=/dev/nfs rw " \
509 "nfsroot=$serverip:$rootpath " \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500510 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500511 "console=$consoledev,$baudrate $othbootargs;" \
512 "tftp $loadaddr $bootfile;" \
Ed Swarthoutf66cbc82007-08-21 09:38:59 -0500513 "tftp $fdtaddr $fdtfile;" \
514 "bootm $loadaddr - $fdtaddr"
Andy Fleming7243f972006-09-13 10:33:35 -0500515
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500516#define CONFIG_RAMBOOTCOMMAND \
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500517 "setenv bootargs root=/dev/ram rw " \
518 "console=$consoledev,$baudrate $othbootargs;" \
519 "tftp $ramdiskaddr $ramdiskfile;" \
520 "tftp $loadaddr $bootfile;" \
Ed Swarthoutf66cbc82007-08-21 09:38:59 -0500521 "tftp $fdtaddr $fdtfile;" \
522 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500523
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500524#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500525
526#endif /* __CONFIG_H */