blob: f54c89d154b41ce23b5de21d925b9a10e8d3bd9b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Reinhard Arlt46911792009-07-25 06:19:12 +02002/*
3 * vme8349.c -- esd VME8349 board support
4 *
5 * Copyright (c) 2008-2009 esd gmbh.
6 *
7 * (C) Copyright 2006
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 *
10 * Reinhard Arlt <reinhard.arlt@esd-electronics.com>
11 * Based on board/mpc8349emds/mpc8349emds.c (and previous 834x releases.)
Reinhard Arlt46911792009-07-25 06:19:12 +020012 */
13
14#include <common.h>
Simon Glass3bbe70c2019-12-28 10:44:54 -070015#include <fdt_support.h>
Simon Glass8e16b1e2019-12-28 10:45:05 -070016#include <init.h>
Reinhard Arlt46911792009-07-25 06:19:12 +020017#include <ioports.h>
18#include <mpc83xx.h>
Simon Glass274e0b02020-05-10 11:39:56 -060019#include <net.h>
Reinhard Arlt46911792009-07-25 06:19:12 +020020#include <asm/mpc8349_pci.h>
21#if defined(CONFIG_OF_LIBFDT)
Masahiro Yamada75f82d02018-03-05 01:20:11 +090022#include <linux/libfdt.h>
Reinhard Arlt46911792009-07-25 06:19:12 +020023#endif
24#include <asm/io.h>
25#include <asm/mmu.h>
Reinhard Arlt63881352009-12-08 09:13:08 +010026#include <spd.h>
27#include <spd_sdram.h>
28#include <i2c.h>
29#include <netdev.h>
Reinhard Arlt46911792009-07-25 06:19:12 +020030
Simon Glass39f90ba2017-03-31 08:40:25 -060031DECLARE_GLOBAL_DATA_PTR;
32
Reinhard Arlt46911792009-07-25 06:19:12 +020033void ddr_enable_ecc(unsigned int dram_size);
34
Simon Glassd35f3382017-04-06 12:47:05 -060035int dram_init(void)
Reinhard Arlt46911792009-07-25 06:19:12 +020036{
37 volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
38 u32 msize = 0;
39
40 if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
Simon Glass39f90ba2017-03-31 08:40:25 -060041 return -ENXIO;
Reinhard Arlt46911792009-07-25 06:19:12 +020042
Reinhard Arlt63881352009-12-08 09:13:08 +010043 /* DDR SDRAM - Main memory */
Mario Sixc9f92772019-01-21 09:18:15 +010044 im->sysconf.ddrlaw[0].bar = CONFIG_SYS_SDRAM_BASE & LAWBAR_BAR;
Reinhard Arlt46911792009-07-25 06:19:12 +020045
Reinhard Arlt63881352009-12-08 09:13:08 +010046 msize = spd_sdram();
Reinhard Arlt46911792009-07-25 06:19:12 +020047
48#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
49 /*
50 * Initialize and enable DDR ECC.
51 */
52 ddr_enable_ecc(msize * 1024 * 1024);
53#endif
54
55 /* Now check memory size (after ECC is initialized) */
56 msize = get_ram_size(0, msize);
57
58 /* return total bus SDRAM size(bytes) -- DDR */
Simon Glass39f90ba2017-03-31 08:40:25 -060059 gd->ram_size = msize * 1024 * 1024;
60
61 return 0;
Reinhard Arlt46911792009-07-25 06:19:12 +020062}
63
64int checkboard(void)
65{
Mario Sixa83f5492019-01-21 09:17:38 +010066#ifdef CONFIG_TARGET_CADDY2
Reinhard Arlt63881352009-12-08 09:13:08 +010067 puts("Board: esd VME-CADDY/2\n");
68#else
69 puts("Board: esd VME-CPU/8349\n");
70#endif
Reinhard Arlt46911792009-07-25 06:19:12 +020071
72 return 0;
73}
Reinhard Arlt63881352009-12-08 09:13:08 +010074
Mario Sixa83f5492019-01-21 09:17:38 +010075#ifdef CONFIG_TARGET_CADDY2
Reinhard Arlt63881352009-12-08 09:13:08 +010076int board_eth_init(bd_t *bis)
77{
78 return pci_eth_init(bis);
79}
80#endif
Reinhard Arlt46911792009-07-25 06:19:12 +020081
82#if defined(CONFIG_OF_BOARD_SETUP)
Simon Glass2aec3cc2014-10-23 18:58:47 -060083int ft_board_setup(void *blob, bd_t *bd)
Reinhard Arlt46911792009-07-25 06:19:12 +020084{
85 ft_cpu_setup(blob, bd);
Reinhard Arlt63881352009-12-08 09:13:08 +010086
Reinhard Arlt46911792009-07-25 06:19:12 +020087#ifdef CONFIG_PCI
88 ft_pci_setup(blob, bd);
89#endif
Simon Glass2aec3cc2014-10-23 18:58:47 -060090
91 return 0;
Reinhard Arlt46911792009-07-25 06:19:12 +020092}
93#endif
Reinhard Arlt63881352009-12-08 09:13:08 +010094
95int misc_init_r()
96{
97 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
98
Becky Bruce0d4cee12010-06-17 11:37:20 -050099 clrsetbits_be32(&im->im_lbc.lcrr, LBCR_LDIS, 0);
Reinhard Arlt63881352009-12-08 09:13:08 +0100100
101 return 0;
102}
103
104/*
105 * Provide SPD values for spd_sdram(). Both boards (VME-CADDY/2
106 * and VME-CADDY/2) have different SDRAM configurations.
107 */
Mario Sixa83f5492019-01-21 09:17:38 +0100108#ifdef CONFIG_TARGET_CADDY2
Reinhard Arlt63881352009-12-08 09:13:08 +0100109#define SMALL_RAM 0xff
110#define LARGE_RAM 0x00
111#else
112#define SMALL_RAM 0x00
113#define LARGE_RAM 0xff
114#endif
115
116#define SPD_VAL(a, b) (((a) & SMALL_RAM) | ((b) & LARGE_RAM))
117
118static spd_eeprom_t default_spd_eeprom = {
119 SPD_VAL(0x80, 0x80), /* 00 use 128 Bytes */
120 SPD_VAL(0x07, 0x07), /* 01 use 128 Bytes */
121 SPD_MEMTYPE_DDR2, /* 02 type is DDR2 */
122 SPD_VAL(0x0d, 0x0d), /* 03 rows: 13 */
123 SPD_VAL(0x09, 0x0a), /* 04 cols: 9 / 10 */
124 SPD_VAL(0x00, 0x00), /* 05 */
125 SPD_VAL(0x40, 0x40), /* 06 */
126 SPD_VAL(0x00, 0x00), /* 07 */
127 SPD_VAL(0x05, 0x05), /* 08 */
128 SPD_VAL(0x30, 0x30), /* 09 */
129 SPD_VAL(0x45, 0x45), /* 10 */
130 SPD_VAL(0x02, 0x02), /* 11 ecc used */
131 SPD_VAL(0x82, 0x82), /* 12 */
132 SPD_VAL(0x10, 0x10), /* 13 */
133 SPD_VAL(0x08, 0x08), /* 14 */
134 SPD_VAL(0x00, 0x00), /* 15 */
135 SPD_VAL(0x0c, 0x0c), /* 16 */
136 SPD_VAL(0x04, 0x08), /* 17 banks: 4 / 8 */
137 SPD_VAL(0x38, 0x38), /* 18 */
138 SPD_VAL(0x00, 0x00), /* 19 */
139 SPD_VAL(0x02, 0x02), /* 20 */
140 SPD_VAL(0x00, 0x00), /* 21 */
141 SPD_VAL(0x03, 0x03), /* 22 */
142 SPD_VAL(0x3d, 0x3d), /* 23 */
143 SPD_VAL(0x45, 0x45), /* 24 */
144 SPD_VAL(0x50, 0x50), /* 25 */
145 SPD_VAL(0x45, 0x45), /* 26 */
146 SPD_VAL(0x3c, 0x3c), /* 27 */
147 SPD_VAL(0x28, 0x28), /* 28 */
148 SPD_VAL(0x3c, 0x3c), /* 29 */
149 SPD_VAL(0x2d, 0x2d), /* 30 */
150 SPD_VAL(0x20, 0x80), /* 31 */
151 SPD_VAL(0x20, 0x20), /* 32 */
152 SPD_VAL(0x27, 0x27), /* 33 */
153 SPD_VAL(0x10, 0x10), /* 34 */
154 SPD_VAL(0x17, 0x17), /* 35 */
155 SPD_VAL(0x3c, 0x3c), /* 36 */
156 SPD_VAL(0x1e, 0x1e), /* 37 */
157 SPD_VAL(0x1e, 0x1e), /* 38 */
158 SPD_VAL(0x00, 0x00), /* 39 */
159 SPD_VAL(0x00, 0x06), /* 40 */
160 SPD_VAL(0x37, 0x37), /* 41 */
161 SPD_VAL(0x4b, 0x7f), /* 42 */
162 SPD_VAL(0x80, 0x80), /* 43 */
163 SPD_VAL(0x18, 0x18), /* 44 */
164 SPD_VAL(0x22, 0x22), /* 45 */
165 SPD_VAL(0x00, 0x00), /* 46 */
166 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
167 SPD_VAL(0x10, 0x10), /* 62 */
168 SPD_VAL(0x7e, 0x1d), /* 63 */
169 { 'e', 's', 'd', '-', 'g', 'm', 'b', 'h' },
170 SPD_VAL(0x00, 0x00), /* 72 */
Mario Sixa83f5492019-01-21 09:17:38 +0100171#ifdef CONFIG_TARGET_CADDY2
Reinhard Arlt63881352009-12-08 09:13:08 +0100172 { "vme-caddy/2 ram " }
173#else
174 { "vme-cpu/2 ram " }
175#endif
176};
177
178int vme8349_read_spd(uchar chip, uint addr, int alen, uchar *buffer, int len)
179{
Heiko Schocherf2850742012-10-24 13:48:22 +0200180 int old_bus = i2c_get_bus_num();
Reinhard Arlt63881352009-12-08 09:13:08 +0100181 unsigned int l, sum;
182 int valid = 0;
183
Heiko Schocherf2850742012-10-24 13:48:22 +0200184 i2c_set_bus_num(0);
Reinhard Arlt63881352009-12-08 09:13:08 +0100185
186 if (i2c_read(chip, addr, alen, buffer, len) == 0)
187 if (memcmp(&buffer[64], &default_spd_eeprom.mid[0], 8) == 0) {
188 sum = 0;
189 for (l = 0; l < 63; l++)
190 sum = (sum + buffer[l]) & 0xff;
191 if (sum == buffer[63])
192 valid = 1;
193 else
194 printf("Invalid checksum in EEPROM %02x %02x\n",
195 sum, buffer[63]);
196 }
197
198 if (valid == 0) {
199 memcpy(buffer, (void *)&default_spd_eeprom, len);
200 sum = 0;
201 for (l = 0; l < 63; l++)
202 sum = (sum + buffer[l]) & 0xff;
203 if (sum != buffer[63])
204 printf("Invalid checksum in FLASH %02x %02x\n",
205 sum, buffer[63]);
206 buffer[63] = sum;
207 }
208
Heiko Schocherf2850742012-10-24 13:48:22 +0200209 i2c_set_bus_num(old_bus);
Reinhard Arlt63881352009-12-08 09:13:08 +0100210
211 return 0;
212}