blob: d930fb4b2b1d43f3a5806972cad417abbbb83c91 [file] [log] [blame]
Markus Klotzbücher20e3b322006-02-20 16:37:37 +01001/*
2 * Configuation settings for the Delta board.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#ifndef __CONFIG_H
24#define __CONFIG_H
25
26/*
27 * High Level Configuration Options
28 * (easy to change)
29 */
30#define CONFIG_CPU_MONAHANS 1 /* Intel Monahan CPU */
Marek Vasut2db1e962010-09-09 09:50:39 +020031#define CONFIG_CPU_PXA320
Markus Klotzbücher20e3b322006-02-20 16:37:37 +010032#define CONFIG_DELTA 1 /* Delta board */
33
34/* #define CONFIG_LCD 1 */
35#ifdef CONFIG_LCD
36#define CONFIG_SHARP_LM8V31
37#endif
Markus Klotzbücher20e3b322006-02-20 16:37:37 +010038#define BOARD_LATE_INIT 1
39
40#undef CONFIG_SKIP_RELOCATE_UBOOT
41#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
42
Jean-Christophe PLAGNIOL-VILLARDe6b5f1b2009-04-05 13:06:31 +020043/* we will never enable dcache, because we have to setup MMU first */
44#define CONFIG_SYS_NO_DCACHE
45
Markus Klotzbücher20e3b322006-02-20 16:37:37 +010046/*
47 * Size of malloc() pool
48 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020049#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 256*1024)
50#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
Markus Klotzbücher20e3b322006-02-20 16:37:37 +010051
52/*
53 * Hardware drivers
54 */
Markus Klotzbücher20e3b322006-02-20 16:37:37 +010055#undef TURN_ON_ETHERNET
56#ifdef TURN_ON_ETHERNET
57# define CONFIG_DRIVER_SMC91111 1
58# define CONFIG_SMC91111_BASE 0x14000300
59# define CONFIG_SMC91111_EXT_PHY
60# define CONFIG_SMC_USE_32_BIT
61# undef CONFIG_SMC_USE_IOFUNCS /* just for use with the kernel */
62#endif
63
Markus Klotzbuecher7cf18be2006-03-24 12:23:27 +010064#define CONFIG_HARD_I2C 1 /* required for DA9030 access */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed */
66#define CONFIG_SYS_I2C_SLAVE 1 /* I2C controllers address */
Markus Klotzbuecher7cf18be2006-03-24 12:23:27 +010067#define DA9030_I2C_ADDR 0x49 /* I2C address of DA9030 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068#define CONFIG_SYS_DA9030_EXTON_DELAY 100000 /* wait x us after DA9030 reset via EXTON */
69#define CONFIG_SYS_I2C_INIT_BOARD 1
Markus Klotzbuecher7cf18be2006-03-24 12:23:27 +010070/* #define CONFIG_HW_WATCHDOG 1 /\* Required for hitting the DA9030 WD *\/ */
71
Markus Klotzbuecher4629e662006-04-25 10:03:01 +020072#define DELTA_CHECK_KEYBD 1 /* check for keys pressed during boot */
73#define CONFIG_PREBOOT "\0"
74
75#ifdef DELTA_CHECK_KEYBD
76# define KEYBD_DATALEN 4 /* we have four keys */
77# define KEYBD_KP_DKIN0 0x1 /* vol+ */
78# define KEYBD_KP_DKIN1 0x2 /* vol- */
79# define KEYBD_KP_DKIN2 0x3 /* multi */
80# define KEYBD_KP_DKIN5 0x4 /* SWKEY_GN */
81#endif /* DELTA_CHECK_KEYBD */
82
Markus Klotzbücher20e3b322006-02-20 16:37:37 +010083/*
84 * select serial console configuration
85 */
Jean-Christophe PLAGNIOL-VILLARD4ccaed42009-05-16 22:48:46 +020086#define CONFIG_PXA_SERIAL
Markus Klotzbuecher5a10caa2006-03-20 20:19:37 +010087#define CONFIG_FFUART 1
Markus Klotzbücher20e3b322006-02-20 16:37:37 +010088
89/* allow to overwrite serial and ethaddr */
90#define CONFIG_ENV_OVERWRITE
91
92#define CONFIG_BAUDRATE 115200
93
Jon Loeligerb15a23b2007-07-04 22:32:03 -050094
95/*
Jon Loeligere54e77a2007-07-10 09:29:01 -050096 * BOOTP options
97 */
98#define CONFIG_BOOTP_BOOTFILESIZE
99#define CONFIG_BOOTP_BOOTPATH
100#define CONFIG_BOOTP_GATEWAY
101#define CONFIG_BOOTP_HOSTNAME
102
103
104/*
Jon Loeligerb15a23b2007-07-04 22:32:03 -0500105 * Command line configuration.
106 */
107#include <config_cmd_default.h>
108
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100109#ifdef TURN_ON_ETHERNET
Jon Loeligerb15a23b2007-07-04 22:32:03 -0500110
111#define CONFIG_CMD_PING
112
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100113#else
Jon Loeligerb15a23b2007-07-04 22:32:03 -0500114
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500115#define CONFIG_CMD_SAVEENV
Jon Loeligerb15a23b2007-07-04 22:32:03 -0500116#define CONFIG_CMD_NAND
117#define CONFIG_CMD_I2C
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100118
Jon Loeligerb15a23b2007-07-04 22:32:03 -0500119#undef CONFIG_CMD_NET
120#undef CONFIG_CMD_FLASH
121#undef CONFIG_CMD_IMLS
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100122
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100123#endif
124
Markus Klotzbuecher98095512006-05-23 10:33:11 +0200125/* USB */
Markus Klotzbuecher43c8b312006-11-27 11:44:58 +0100126#define CONFIG_USB_OHCI_NEW 1
Markus Klotzbuecherd8d023f2006-05-22 16:33:54 +0200127#define CONFIG_USB_STORAGE 1
128#define CONFIG_DOS_PARTITION 1
129
Jean-Christophe PLAGNIOL-VILLARDbce7b142007-10-19 10:55:24 +0200130#include <asm/arch/pxa-regs.h> /* for OHCI_REGS_BASE */
131
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#undef CONFIG_SYS_USB_OHCI_BOARD_INIT
133#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
134#define CONFIG_SYS_USB_OHCI_REGS_BASE OHCI_REGS_BASE
135#define CONFIG_SYS_USB_OHCI_SLOT_NAME "delta"
136#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 3
Markus Klotzbuecherd8d023f2006-05-22 16:33:54 +0200137
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100138#define CONFIG_BOOTDELAY -1
139#define CONFIG_ETHADDR 08:00:3e:26:0a:5b
140#define CONFIG_NETMASK 255.255.0.0
141#define CONFIG_IPADDR 192.168.0.21
142#define CONFIG_SERVERIP 192.168.0.250
143#define CONFIG_BOOTCOMMAND "bootm 80000"
144#define CONFIG_BOOTARGS "root=/dev/mtdblock2 rootfstype=cramfs console=ttyS0,115200"
145#define CONFIG_CMDLINE_TAG
146#define CONFIG_TIMESTAMP
147
Jon Loeligerb15a23b2007-07-04 22:32:03 -0500148#if defined(CONFIG_CMD_KGDB)
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100149#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
150#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
151#endif
152
153/*
154 * Miscellaneous configurable options
155 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_HUSH_PARSER 1
157#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100158
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_LONGHELP /* undef to save memory */
160#ifdef CONFIG_SYS_HUSH_PARSER
161#define CONFIG_SYS_PROMPT "$ " /* Monitor Command Prompt */
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100162#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100164#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
166#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
167#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
168#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
169#define CONFIG_SYS_DEVICE_NULLDEV 1
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100170
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_MEMTEST_START 0x80400000 /* memtest works on */
172#define CONFIG_SYS_MEMTEST_END 0x80800000 /* 4 ... 8 MB in DRAM */
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100173
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DRAM_BASE + 0x8000) /* default load address */
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100175
Micha Kalfon8a75a5b2009-02-11 19:50:11 +0200176#define CONFIG_SYS_HZ 1000
Markus Klotzbuecher121db762006-03-24 14:35:25 +0100177
Markus Klotzbuecherb62261b2006-03-27 16:01:03 +0200178/* Monahans Core Frequency */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200179#define CONFIG_SYS_MONAHANS_RUN_MODE_OSC_RATIO 16 /* valid values: 8, 16, 24, 31 */
180#define CONFIG_SYS_MONAHANS_TURBO_RUN_MODE_RATIO 1 /* valid values: 1, 2 */
Markus Klotzbuecher121db762006-03-24 14:35:25 +0100181
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100182
183 /* valid baudrates */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100185
Jean-Christophe PLAGNIOL-VILLARDe75f6332009-02-20 03:47:50 +0100186#ifdef CONFIG_MMC
187#define CONFIG_PXA_MMC
188#define CONFIG_CMD_MMC
189#define CONFIG_SYS_MMC_BASE 0xF0000000
190#endif
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100191
192/*
193 * Stack sizes
194 *
195 * The stack sizes are set up in start.S using the settings below
196 */
197#define CONFIG_STACKSIZE (128*1024) /* regular stack */
198#ifdef CONFIG_USE_IRQ
199#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
200#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
201#endif
202
203/*
204 * Physical Memory Map
205 */
206#define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */
Markus Klotzbuecherce01bc92006-03-29 17:59:20 +0200207#define PHYS_SDRAM_1 0x80000000 /* SDRAM Bank #1 */
Markus Klotzbücherf00fec72006-02-22 17:48:43 +0100208#define PHYS_SDRAM_1_SIZE 0x1000000 /* 64 MB */
Markus Klotzbuecherce01bc92006-03-29 17:59:20 +0200209#define PHYS_SDRAM_2 0x81000000 /* SDRAM Bank #2 */
Markus Klotzbücherf00fec72006-02-22 17:48:43 +0100210#define PHYS_SDRAM_2_SIZE 0x1000000 /* 64 MB */
Markus Klotzbuecherce01bc92006-03-29 17:59:20 +0200211#define PHYS_SDRAM_3 0x82000000 /* SDRAM Bank #3 */
Markus Klotzbücherf00fec72006-02-22 17:48:43 +0100212#define PHYS_SDRAM_3_SIZE 0x1000000 /* 64 MB */
Markus Klotzbuecherce01bc92006-03-29 17:59:20 +0200213#define PHYS_SDRAM_4 0x83000000 /* SDRAM Bank #4 */
Markus Klotzbücherf00fec72006-02-22 17:48:43 +0100214#define PHYS_SDRAM_4_SIZE 0x1000000 /* 64 MB */
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100215
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_DRAM_BASE 0x80000000 /* at CS0 */
217#define CONFIG_SYS_DRAM_SIZE 0x04000000 /* 64 MB Ram */
Markus Klotzbüchered29b6d2006-02-22 14:05:44 +0100218
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#undef CONFIG_SYS_SKIP_DRAM_SCRUB
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100220
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100221/*
222 * NAND Flash
223 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_NAND0_BASE 0x0 /* 0x43100040 */ /* 0x10000000 */
225#undef CONFIG_SYS_NAND1_BASE
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100226
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND0_BASE }
228#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100229
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100230/* nand timeout values */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231#define CONFIG_SYS_NAND_PROG_ERASE_TO 3000
232#define CONFIG_SYS_NAND_OTHER_TO 100
233#define CONFIG_SYS_NAND_SENDCMD_RETRY 3
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100234#undef NAND_ALLOW_ERASE_ALL /* Allow erasing bad blocks - don't use */
235
236/* NAND Timing Parameters (in ns) */
Markus Klotzbuecher5a10caa2006-03-20 20:19:37 +0100237#define NAND_TIMING_tCH 10
238#define NAND_TIMING_tCS 0
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100239#define NAND_TIMING_tWH 20
Markus Klotzbuecher5a10caa2006-03-20 20:19:37 +0100240#define NAND_TIMING_tWP 40
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100241
Markus Klotzbuecher5a10caa2006-03-20 20:19:37 +0100242#define NAND_TIMING_tRH 20
243#define NAND_TIMING_tRP 40
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100244
Markus Klotzbuecher5a10caa2006-03-20 20:19:37 +0100245#define NAND_TIMING_tR 11123
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100246#define NAND_TIMING_tWHR 100
247#define NAND_TIMING_tAR 10
248
249/* NAND debugging */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_DFC_DEBUG1 /* usefull */
251#undef CONFIG_SYS_DFC_DEBUG2 /* noisy */
252#undef CONFIG_SYS_DFC_DEBUG3 /* extremly noisy */
Markus Klotzbücher85678e22006-03-06 13:45:42 +0100253
254#define CONFIG_MTD_DEBUG
255#define CONFIG_MTD_DEBUG_VERBOSE 1
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100256
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_NO_FLASH 1
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100258
Jean-Christophe PLAGNIOL-VILLARDdda84dd2008-09-10 22:47:58 +0200259#define CONFIG_ENV_IS_IN_NAND 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200260#define CONFIG_ENV_OFFSET 0x40000
261#define CONFIG_ENV_OFFSET_REDUND 0x44000
262#define CONFIG_ENV_SIZE 0x4000
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100263
264#endif /* __CONFIG_H */