blob: 9f7f0ffba3674bc9fc3566a95079ff62f6d58901 [file] [log] [blame]
Markus Klotzbücher20e3b322006-02-20 16:37:37 +01001/*
2 * Configuation settings for the Delta board.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#ifndef __CONFIG_H
24#define __CONFIG_H
25
26/*
27 * High Level Configuration Options
28 * (easy to change)
29 */
30#define CONFIG_CPU_MONAHANS 1 /* Intel Monahan CPU */
31#define CONFIG_DELTA 1 /* Delta board */
32
33/* #define CONFIG_LCD 1 */
34#ifdef CONFIG_LCD
35#define CONFIG_SHARP_LM8V31
36#endif
37/* #define CONFIG_MMC 1 */
38#define BOARD_LATE_INIT 1
39
40#undef CONFIG_SKIP_RELOCATE_UBOOT
41#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
42
43/*
44 * Size of malloc() pool
45 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020046#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 256*1024)
47#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
Markus Klotzbücher20e3b322006-02-20 16:37:37 +010048
49/*
50 * Hardware drivers
51 */
Markus Klotzbücher20e3b322006-02-20 16:37:37 +010052#undef TURN_ON_ETHERNET
53#ifdef TURN_ON_ETHERNET
54# define CONFIG_DRIVER_SMC91111 1
55# define CONFIG_SMC91111_BASE 0x14000300
56# define CONFIG_SMC91111_EXT_PHY
57# define CONFIG_SMC_USE_32_BIT
58# undef CONFIG_SMC_USE_IOFUNCS /* just for use with the kernel */
59#endif
60
Markus Klotzbuecher7cf18be2006-03-24 12:23:27 +010061#define CONFIG_HARD_I2C 1 /* required for DA9030 access */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020062#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed */
63#define CONFIG_SYS_I2C_SLAVE 1 /* I2C controllers address */
Markus Klotzbuecher7cf18be2006-03-24 12:23:27 +010064#define DA9030_I2C_ADDR 0x49 /* I2C address of DA9030 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_DA9030_EXTON_DELAY 100000 /* wait x us after DA9030 reset via EXTON */
66#define CONFIG_SYS_I2C_INIT_BOARD 1
Markus Klotzbuecher7cf18be2006-03-24 12:23:27 +010067/* #define CONFIG_HW_WATCHDOG 1 /\* Required for hitting the DA9030 WD *\/ */
68
Markus Klotzbuecher4629e662006-04-25 10:03:01 +020069#define DELTA_CHECK_KEYBD 1 /* check for keys pressed during boot */
70#define CONFIG_PREBOOT "\0"
71
72#ifdef DELTA_CHECK_KEYBD
73# define KEYBD_DATALEN 4 /* we have four keys */
74# define KEYBD_KP_DKIN0 0x1 /* vol+ */
75# define KEYBD_KP_DKIN1 0x2 /* vol- */
76# define KEYBD_KP_DKIN2 0x3 /* multi */
77# define KEYBD_KP_DKIN5 0x4 /* SWKEY_GN */
78#endif /* DELTA_CHECK_KEYBD */
79
Markus Klotzbücher20e3b322006-02-20 16:37:37 +010080/*
81 * select serial console configuration
82 */
Markus Klotzbuecher5a10caa2006-03-20 20:19:37 +010083#define CONFIG_FFUART 1
Markus Klotzbücher20e3b322006-02-20 16:37:37 +010084
85/* allow to overwrite serial and ethaddr */
86#define CONFIG_ENV_OVERWRITE
87
88#define CONFIG_BAUDRATE 115200
89
Jon Loeligerb15a23b2007-07-04 22:32:03 -050090
91/*
Jon Loeligere54e77a2007-07-10 09:29:01 -050092 * BOOTP options
93 */
94#define CONFIG_BOOTP_BOOTFILESIZE
95#define CONFIG_BOOTP_BOOTPATH
96#define CONFIG_BOOTP_GATEWAY
97#define CONFIG_BOOTP_HOSTNAME
98
99
100/*
Jon Loeligerb15a23b2007-07-04 22:32:03 -0500101 * Command line configuration.
102 */
103#include <config_cmd_default.h>
104
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100105#ifdef TURN_ON_ETHERNET
Jon Loeligerb15a23b2007-07-04 22:32:03 -0500106
107#define CONFIG_CMD_PING
108
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100109#else
Jon Loeligerb15a23b2007-07-04 22:32:03 -0500110
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500111#define CONFIG_CMD_SAVEENV
Jon Loeligerb15a23b2007-07-04 22:32:03 -0500112#define CONFIG_CMD_NAND
113#define CONFIG_CMD_I2C
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100114
Jon Loeligerb15a23b2007-07-04 22:32:03 -0500115#undef CONFIG_CMD_NET
116#undef CONFIG_CMD_FLASH
117#undef CONFIG_CMD_IMLS
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100118
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100119#endif
120
Markus Klotzbuecher98095512006-05-23 10:33:11 +0200121/* USB */
Markus Klotzbuecher43c8b312006-11-27 11:44:58 +0100122#define CONFIG_USB_OHCI_NEW 1
Markus Klotzbuecherd8d023f2006-05-22 16:33:54 +0200123#define CONFIG_USB_STORAGE 1
124#define CONFIG_DOS_PARTITION 1
125
Jean-Christophe PLAGNIOL-VILLARDbce7b142007-10-19 10:55:24 +0200126#include <asm/arch/pxa-regs.h> /* for OHCI_REGS_BASE */
127
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#undef CONFIG_SYS_USB_OHCI_BOARD_INIT
129#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
130#define CONFIG_SYS_USB_OHCI_REGS_BASE OHCI_REGS_BASE
131#define CONFIG_SYS_USB_OHCI_SLOT_NAME "delta"
132#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 3
Markus Klotzbuecherd8d023f2006-05-22 16:33:54 +0200133
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100134#define CONFIG_BOOTDELAY -1
135#define CONFIG_ETHADDR 08:00:3e:26:0a:5b
136#define CONFIG_NETMASK 255.255.0.0
137#define CONFIG_IPADDR 192.168.0.21
138#define CONFIG_SERVERIP 192.168.0.250
139#define CONFIG_BOOTCOMMAND "bootm 80000"
140#define CONFIG_BOOTARGS "root=/dev/mtdblock2 rootfstype=cramfs console=ttyS0,115200"
141#define CONFIG_CMDLINE_TAG
142#define CONFIG_TIMESTAMP
143
Jon Loeligerb15a23b2007-07-04 22:32:03 -0500144#if defined(CONFIG_CMD_KGDB)
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100145#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
146#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
147#endif
148
149/*
150 * Miscellaneous configurable options
151 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_HUSH_PARSER 1
153#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100154
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_LONGHELP /* undef to save memory */
156#ifdef CONFIG_SYS_HUSH_PARSER
157#define CONFIG_SYS_PROMPT "$ " /* Monitor Command Prompt */
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100158#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100160#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
162#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
163#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
164#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
165#define CONFIG_SYS_DEVICE_NULLDEV 1
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100166
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_MEMTEST_START 0x80400000 /* memtest works on */
168#define CONFIG_SYS_MEMTEST_END 0x80800000 /* 4 ... 8 MB in DRAM */
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100169
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#undef CONFIG_SYS_CLKS_IN_HZ /* everything, incl board info, in Hz */
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100171
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DRAM_BASE + 0x8000) /* default load address */
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100173
Micha Kalfon8a75a5b2009-02-11 19:50:11 +0200174#define CONFIG_SYS_HZ 1000
Markus Klotzbuecher121db762006-03-24 14:35:25 +0100175
Markus Klotzbuecherb62261b2006-03-27 16:01:03 +0200176/* Monahans Core Frequency */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_MONAHANS_RUN_MODE_OSC_RATIO 16 /* valid values: 8, 16, 24, 31 */
178#define CONFIG_SYS_MONAHANS_TURBO_RUN_MODE_RATIO 1 /* valid values: 1, 2 */
Markus Klotzbuecher121db762006-03-24 14:35:25 +0100179
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100180
181 /* valid baudrates */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100183
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184/* #define CONFIG_SYS_MMC_BASE 0xF0000000 */
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100185
186/*
187 * Stack sizes
188 *
189 * The stack sizes are set up in start.S using the settings below
190 */
191#define CONFIG_STACKSIZE (128*1024) /* regular stack */
192#ifdef CONFIG_USE_IRQ
193#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
194#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
195#endif
196
197/*
198 * Physical Memory Map
199 */
200#define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */
Markus Klotzbuecherce01bc92006-03-29 17:59:20 +0200201#define PHYS_SDRAM_1 0x80000000 /* SDRAM Bank #1 */
Markus Klotzbücherf00fec72006-02-22 17:48:43 +0100202#define PHYS_SDRAM_1_SIZE 0x1000000 /* 64 MB */
Markus Klotzbuecherce01bc92006-03-29 17:59:20 +0200203#define PHYS_SDRAM_2 0x81000000 /* SDRAM Bank #2 */
Markus Klotzbücherf00fec72006-02-22 17:48:43 +0100204#define PHYS_SDRAM_2_SIZE 0x1000000 /* 64 MB */
Markus Klotzbuecherce01bc92006-03-29 17:59:20 +0200205#define PHYS_SDRAM_3 0x82000000 /* SDRAM Bank #3 */
Markus Klotzbücherf00fec72006-02-22 17:48:43 +0100206#define PHYS_SDRAM_3_SIZE 0x1000000 /* 64 MB */
Markus Klotzbuecherce01bc92006-03-29 17:59:20 +0200207#define PHYS_SDRAM_4 0x83000000 /* SDRAM Bank #4 */
Markus Klotzbücherf00fec72006-02-22 17:48:43 +0100208#define PHYS_SDRAM_4_SIZE 0x1000000 /* 64 MB */
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100209
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_DRAM_BASE 0x80000000 /* at CS0 */
211#define CONFIG_SYS_DRAM_SIZE 0x04000000 /* 64 MB Ram */
Markus Klotzbüchered29b6d2006-02-22 14:05:44 +0100212
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#undef CONFIG_SYS_SKIP_DRAM_SCRUB
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100214
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100215/*
216 * NAND Flash
217 */
Jean-Christophe PLAGNIOL-VILLARD719bb5f2008-08-13 01:40:43 +0200218#undef CONFIG_NAND_LEGACY
Marian Balakowicz6a076752006-04-08 19:08:06 +0200219
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200220#define CONFIG_SYS_NAND0_BASE 0x0 /* 0x43100040 */ /* 0x10000000 */
221#undef CONFIG_SYS_NAND1_BASE
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100222
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND0_BASE }
224#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100225
Wolfgang Denk61ccd1d2006-03-06 23:18:48 +0100226/* nand timeout values */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_NAND_PROG_ERASE_TO 3000
228#define CONFIG_SYS_NAND_OTHER_TO 100
229#define CONFIG_SYS_NAND_SENDCMD_RETRY 3
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100230#undef NAND_ALLOW_ERASE_ALL /* Allow erasing bad blocks - don't use */
231
232/* NAND Timing Parameters (in ns) */
Markus Klotzbuecher5a10caa2006-03-20 20:19:37 +0100233#define NAND_TIMING_tCH 10
234#define NAND_TIMING_tCS 0
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100235#define NAND_TIMING_tWH 20
Markus Klotzbuecher5a10caa2006-03-20 20:19:37 +0100236#define NAND_TIMING_tWP 40
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100237
Markus Klotzbuecher5a10caa2006-03-20 20:19:37 +0100238#define NAND_TIMING_tRH 20
239#define NAND_TIMING_tRP 40
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100240
Markus Klotzbuecher5a10caa2006-03-20 20:19:37 +0100241#define NAND_TIMING_tR 11123
Markus Klotzbücher27eba142006-03-06 15:04:25 +0100242#define NAND_TIMING_tWHR 100
243#define NAND_TIMING_tAR 10
244
245/* NAND debugging */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_DFC_DEBUG1 /* usefull */
247#undef CONFIG_SYS_DFC_DEBUG2 /* noisy */
248#undef CONFIG_SYS_DFC_DEBUG3 /* extremly noisy */
Markus Klotzbücher85678e22006-03-06 13:45:42 +0100249
250#define CONFIG_MTD_DEBUG
251#define CONFIG_MTD_DEBUG_VERBOSE 1
Markus Klotzbücher21a43f92006-03-04 18:35:51 +0100252
Markus Klotzbuecher5a10caa2006-03-20 20:19:37 +0100253#define ADDR_COLUMN 1
254#define ADDR_PAGE 2
255#define ADDR_COLUMN_PAGE 3
Markus Klotzbücherf4a5c612006-02-28 18:05:25 +0100256
257#define NAND_ChipID_UNKNOWN 0x00
Markus Klotzbuecher5a10caa2006-03-20 20:19:37 +0100258#define NAND_MAX_FLOORS 1
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100259
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200260#define CONFIG_SYS_NO_FLASH 1
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100261
Jean-Christophe PLAGNIOL-VILLARDdda84dd2008-09-10 22:47:58 +0200262#define CONFIG_ENV_IS_IN_NAND 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200263#define CONFIG_ENV_OFFSET 0x40000
264#define CONFIG_ENV_OFFSET_REDUND 0x44000
265#define CONFIG_ENV_SIZE 0x4000
Markus Klotzbücher20e3b322006-02-20 16:37:37 +0100266
267#endif /* __CONFIG_H */