blob: 8f3a420a276d05c309c4def6ef9165485ec18e87 [file] [log] [blame]
Heiko Schocher30de2ed2008-01-11 01:12:08 +01001/*
2 * (C) Copyright 2007
3 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
32#define CONFIG_MPC8247 1
33#define CONFIG_MPC8272_FAMILY 1
34#define CONFIG_MGCOGE 1
Heiko Schocher5f02f8e2009-02-19 17:23:58 +010035#define CONFIG_HOSTNAME mgcoge
Heiko Schocher30de2ed2008-01-11 01:12:08 +010036
37#define CONFIG_CPM2 1 /* Has a CPM2 */
38
Heiko Schocher7937e4f2008-11-20 09:59:09 +010039/* include common defines/options for all Keymile boards */
40#include "keymile-common.h"
Heiko Schochera83cbee2008-03-07 08:13:41 +010041
Heiko Schocher30de2ed2008-01-11 01:12:08 +010042/*
43 * Select serial console configuration
44 *
45 * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
46 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
47 * for SCC).
48 */
49#define CONFIG_CONS_ON_SMC /* Console is on SMC */
50#undef CONFIG_CONS_ON_SCC /* It's not on SCC */
51#undef CONFIG_CONS_NONE /* It's not on external UART */
52#define CONFIG_CONS_INDEX 2 /* SMC2 is used for console */
Heiko Schocher5f02f8e2009-02-19 17:23:58 +010053#define CONFIG_SYS_SMC_RXBUFLEN 128
54#define CONFIG_SYS_MAXIDLE 10
Heiko Schocher30de2ed2008-01-11 01:12:08 +010055
56/*
57 * Select ethernet configuration
58 *
59 * If either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected,
60 * then CONFIG_ETHER_INDEX must be set to the channel number (1-4 for
61 * SCC, 1-3 for FCC)
62 *
63 * If CONFIG_ETHER_NONE is defined, then either the ethernet routines
64 * must be defined elsewhere (as for the console), or CONFIG_CMD_NET
65 * must be unset.
66 */
67#define CONFIG_ETHER_ON_SCC /* Ethernet is on SCC */
68#undef CONFIG_ETHER_ON_FCC /* Ethernet is not on FCC */
69#undef CONFIG_ETHER_NONE /* No external Ethernet */
Heiko Schochera6dae3f2009-02-12 08:08:54 +010070#define CONFIG_NET_MULTI 1
Heiko Schocher30de2ed2008-01-11 01:12:08 +010071
72#define CONFIG_ETHER_INDEX 4
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020073#define CONFIG_SYS_SCC_TOUT_LOOP 10000000
Heiko Schocher30de2ed2008-01-11 01:12:08 +010074
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075# define CONFIG_SYS_CMXSCR_VALUE (CMXSCR_RS4CS_CLK7 | CMXSCR_TS4CS_CLK8)
Heiko Schocher30de2ed2008-01-11 01:12:08 +010076
77#ifndef CONFIG_8260_CLKIN
78#define CONFIG_8260_CLKIN 66000000 /* in Hz */
79#endif
80
Heiko Schocher5f02f8e2009-02-19 17:23:58 +010081#define BOOTFLASH_START FE000000
82#define CONFIG_PRAM 512 /* protected RAM [KBytes] */
83
84#define MTDIDS_DEFAULT "nor0=boot,nor1=app"
85#define MTDPARTS_DEFAULT \
86 "mtdparts=boot:384k(u-boot),128k(env),128k(envred),3456k(free);" \
87 "app:3m(esw0),10m(rootfs0),3m(esw1),10m(rootfs1),1m(var),5m(cfg)"
88
Heiko Schocher30de2ed2008-01-11 01:12:08 +010089/*
90 * Default environment settings
91 */
Detlev Zundeleeeb0742008-04-03 14:18:48 +020092#define CONFIG_EXTRA_ENV_SETTINGS \
93 "netdev=eth0\0" \
94 "u-boot_addr=100000\0" \
95 "kernel_addr=200000\0" \
96 "fdt_addr=400000\0" \
97 "rootpath=/opt/eldk-4.2/ppc_82xx\0" \
98 "u-boot=/tftpboot/mgcoge/u-boot.bin\0" \
99 "bootfile=/tftpboot/mgcoge/uImage\0" \
100 "fdt_file=/tftpboot/mgcoge/mgcoge.dtb\0" \
101 "load=tftp ${u-boot_addr} ${u-boot}\0" \
102 "update=prot off fe000000 fe03ffff; era fe000000 fe03ffff; " \
103 "cp.b ${u-boot_addr} fe000000 ${filesize};" \
104 "prot on fe000000 fe03ffff\0" \
105 "ramargs=setenv bootargs root=/dev/ram rw\0" \
106 "nfsargs=setenv bootargs root=/dev/nfs rw " \
107 "nfsroot=${serverip}:${rootpath}\0" \
Detlev Zundelc71758c2008-04-03 14:18:47 +0200108 "addcons=setenv bootargs ${bootargs} console=ttyCPM0,${baudrate}\0" \
Detlev Zundeleeeb0742008-04-03 14:18:48 +0200109 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
110 "addip=setenv bootargs ${bootargs} " \
111 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
112 "${netmask}:${hostname}:${netdev}:off panic=1\0" \
113 "net_nfs=tftp ${kernel_addr} ${bootfile}; " \
114 "tftp ${fdt_addr} ${fdt_file}; run nfsargs addip addcons;" \
115 "bootm ${kernel_addr} - ${fdt_addr}\0" \
116 "net_self=tftp ${kernel_addr} ${bootfile}; " \
117 "tftp ${fdt_addr} ${fdt_file}; " \
118 "tftp ${ramdisk_addr} ${ramdisk_file}; " \
119 "run ramargs addip; " \
120 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
Heiko Schocher5f02f8e2009-02-19 17:23:58 +0100121 "EEprom_ivm=pca9544a:70:4 \0" \
122 "mtdparts=" MK_STR(MTDPARTS_DEFAULT) "\0" \
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100123 ""
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100124
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_SDRAM_BASE 0x00000000
126#define CONFIG_SYS_FLASH_BASE 0xFE000000
127#define CONFIG_SYS_FLASH_SIZE 32
128#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200129#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max num of flash banks */
131#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
Heiko Schochera83cbee2008-03-07 08:13:41 +0100132
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_FLASH_BASE_1 0x50000000
134#define CONFIG_SYS_FLASH_SIZE_1 64
Heiko Schochera83cbee2008-03-07 08:13:41 +0100135
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_1 }
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100137
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_MONITOR_BASE TEXT_BASE
139#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
140#define CONFIG_SYS_RAMBOOT
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100141#endif
142
Heiko Schocher5f02f8e2009-02-19 17:23:58 +0100143#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384KB for Monitor */
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100144
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200145#define CONFIG_ENV_IS_IN_FLASH
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100146
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200147#ifdef CONFIG_ENV_IS_IN_FLASH
Heiko Schocher0d483b32009-03-12 07:37:11 +0100148#define CONFIG_ENV_SECT_SIZE 0x20000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200149#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Heiko Schocher223e2d22008-10-17 18:24:06 +0200150#define CONFIG_ENV_OFFSET CONFIG_SYS_MONITOR_LEN
151
152/* Address and size of Redundant Environment Sector */
153#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SECT_SIZE)
154#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200155#endif /* CONFIG_ENV_IS_IN_FLASH */
Heiko Schocher5f02f8e2009-02-19 17:23:58 +0100156#define CONFIG_ENV_BUFFER_PRINT 1
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100157
Heiko Schocher65138e12008-10-15 09:36:03 +0200158/* enable I2C and select the hardware/software driver */
159#undef CONFIG_HARD_I2C /* I2C with hardware support */
160#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_I2C_SPEED 50000 /* I2C speed and slave address */
162#define CONFIG_SYS_I2C_SLAVE 0x7F
Heiko Schocher65138e12008-10-15 09:36:03 +0200163
164/*
165 * Software (bit-bang) I2C driver configuration
166 */
167
168#define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
169#define I2C_ACTIVE (iop->pdir |= 0x00010000)
170#define I2C_TRISTATE (iop->pdir &= ~0x00010000)
171#define I2C_READ ((iop->pdat & 0x00010000) != 0)
172#define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
173 else iop->pdat &= ~0x00010000
174#define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
175 else iop->pdat &= ~0x00020000
176#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
177
178#define CONFIG_I2C_MULTI_BUS 1
179#define CONFIG_I2C_CMD_TREE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_MAX_I2C_BUS 2
181#define CONFIG_SYS_I2C_INIT_BOARD 1
Heiko Schocher6ee861b2008-10-15 09:39:47 +0200182#define CONFIG_I2C_MUX 1
Heiko Schocher65138e12008-10-15 09:36:03 +0200183
Heiko Schochere524e672008-10-15 09:36:33 +0200184/* EEprom support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
186#define CONFIG_SYS_I2C_MULTI_EEPROMS 1
187#define CONFIG_SYS_EEPROM_PAGE_WRITE_ENABLE
188#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
189#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Heiko Schochere524e672008-10-15 09:36:33 +0200190
Heiko Schochere5b6c2e2008-10-15 09:41:00 +0200191/* Support the IVM EEprom */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_IVM_EEPROM_ADR 0x50
193#define CONFIG_SYS_IVM_EEPROM_MAX_LEN 0x400
194#define CONFIG_SYS_IVM_EEPROM_PAGE_LEN 0x100
Heiko Schochere5b6c2e2008-10-15 09:41:00 +0200195
Heiko Schocheraba715a2008-10-15 09:38:07 +0200196/* I2C SYSMON (LM75, AD7414 is almost compatible) */
197#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
198#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_DTT_MAX_TEMP 70
200#define CONFIG_SYS_DTT_LOW_TEMP -30
201#define CONFIG_SYS_DTT_HYSTERESIS 3
202#define CONFIG_SYS_DTT_BUS_NUM (CONFIG_SYS_MAX_I2C_BUS)
Heiko Schocheraba715a2008-10-15 09:38:07 +0200203
Heiko Schocher5f02f8e2009-02-19 17:23:58 +0100204#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
205
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define CONFIG_SYS_IMMR 0xF0000000
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100207
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
209#define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
210#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
211#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
212#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100213
214/* Hard reset configuration word */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_HRCW_MASTER 0x0604b211
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100216
217/* No slaves */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_HRCW_SLAVE1 0
219#define CONFIG_SYS_HRCW_SLAVE2 0
220#define CONFIG_SYS_HRCW_SLAVE3 0
221#define CONFIG_SYS_HRCW_SLAVE4 0
222#define CONFIG_SYS_HRCW_SLAVE5 0
223#define CONFIG_SYS_HRCW_SLAVE6 0
224#define CONFIG_SYS_HRCW_SLAVE7 0
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100225
226#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
227#define BOOTFLAG_WARM 0x02 /* Software reboot */
228
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#define CONFIG_SYS_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
230#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100231
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPUs */
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100233#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100235#endif
236
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_HID0_INIT 0
238#define CONFIG_SYS_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE)
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100239
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_HID2 0
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100241
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_SIUMCR 0x4020c200
243#define CONFIG_SYS_SYPCR 0xFFFFFFC3
244#define CONFIG_SYS_BCR 0x10000000
245#define CONFIG_SYS_SCCR (SCCR_PCI_MODE | SCCR_PCI_MODCK)
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100246
247/*-----------------------------------------------------------------------
248 * RMR - Reset Mode Register 5-5
249 *-----------------------------------------------------------------------
250 * turn on Checkstop Reset Enable
251 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_RMR 0
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100253
254/*-----------------------------------------------------------------------
255 * TMCNTSC - Time Counter Status and Control 4-40
256 *-----------------------------------------------------------------------
257 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
258 * and enable Time Counter
259 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200260#define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100261
262/*-----------------------------------------------------------------------
263 * PISCR - Periodic Interrupt Status and Control 4-42
264 *-----------------------------------------------------------------------
265 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
266 * Periodic timer
267 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100269
270/*-----------------------------------------------------------------------
271 * RCCR - RISC Controller Configuration 13-7
272 *-----------------------------------------------------------------------
273 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_RCCR 0
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100275
276/*
277 * Init Memory Controller:
278 *
279 * Bank Bus Machine PortSz Device
280 * ---- --- ------- ------ ------
281 * 0 60x GPCM 8 bit FLASH
282 * 1 60x SDRAM 32 bit SDRAM
Heiko Schochera83cbee2008-03-07 08:13:41 +0100283 * 3 60x GPCM 8 bit GPIO/PIGGY
284 * 5 60x GPCM 16 bit CFG-Flash
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100285 *
286 */
287/* Bank 0 - FLASH
288 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200289#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100290 BRx_PS_8 |\
291 BRx_MS_GPCM_P |\
292 BRx_V)
293
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200294#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100295 ORxG_CSNT |\
296 ORxG_ACS_DIV2 |\
297 ORxG_SCY_5_CLK |\
298 ORxG_TRLX )
299
300
301/* Bank 1 - 60x bus SDRAM
302 */
303#define SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200304#define CONFIG_SYS_GLOBAL_SDRAM_LIMIT (256 << 20) /* less than 256 MB */
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100305
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_MPTPR 0x1800
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100307
308/*-----------------------------------------------------------------------------
309 * Address for Mode Register Set (MRS) command
310 *-----------------------------------------------------------------------------
311 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200312#define CONFIG_SYS_MRS_OFFS 0x00000110
313#define CONFIG_SYS_PSRT 0x0e
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100314
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200315#define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100316 BRx_PS_64 |\
317 BRx_MS_SDRAM_P |\
318 BRx_V)
319
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200320#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR1
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100321
322/* SDRAM initialization values
323*/
324
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200325#define CONFIG_SYS_OR1 ((~(CONFIG_SYS_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100326 ORxS_BPD_8 |\
327 ORxS_ROWST_PBI0_A7 |\
328 ORxS_NUMR_13)
329
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200330#define CONFIG_SYS_PSDMR (PSDMR_SDAM_A14_IS_A5 |\
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100331 PSDMR_BSMA_A14_A16 |\
332 PSDMR_SDA10_PBI0_A9 |\
333 PSDMR_RFRC_5_CLK |\
334 PSDMR_PRETOACT_2W |\
335 PSDMR_ACTTORW_2W |\
336 PSDMR_LDOTOPRE_1C |\
337 PSDMR_WRC_1C |\
338 PSDMR_CL_2)
339
Heiko Schochera83cbee2008-03-07 08:13:41 +0100340/* GPIO/PIGGY on CS3 initialization values
341*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200342#define CONFIG_SYS_PIGGY_BASE 0x30000000
343#define CONFIG_SYS_PIGGY_SIZE 128
Heiko Schochera83cbee2008-03-07 08:13:41 +0100344
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200345#define CONFIG_SYS_BR3_PRELIM ((CONFIG_SYS_PIGGY_BASE & BRx_BA_MSK) |\
Heiko Schochera83cbee2008-03-07 08:13:41 +0100346 BRx_PS_8 | BRx_MS_GPCM_P | BRx_V)
347
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200348#define CONFIG_SYS_OR3_PRELIM (MEG_TO_AM(CONFIG_SYS_PIGGY_SIZE) |\
Heiko Schochera83cbee2008-03-07 08:13:41 +0100349 ORxG_CSNT | ORxG_ACS_DIV2 |\
350 ORxG_SCY_3_CLK | ORxG_TRLX )
351
Heiko Schocher5f02f8e2009-02-19 17:23:58 +0100352/* Board FPGA on CS4 initialization values
353*/
354#define CONFIG_SYS_FPGA_BASE 0x40000000
355#define CONFIG_SYS_FPGA_SIZE 1 /*1KB*/
356
357#define CONFIG_SYS_BR4_PRELIM ((CONFIG_SYS_FPGA_BASE & BRx_BA_MSK) |\
358 BRx_PS_8 | BRx_MS_GPCM_P | BRx_V)
359
360#define CONFIG_SYS_OR4_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FPGA_SIZE << 10) |\
361 ORxG_CSNT | ORxG_ACS_DIV2 |\
362 ORxG_SCY_3_CLK | ORxG_TRLX )
363
Heiko Schochera83cbee2008-03-07 08:13:41 +0100364/* CFG-Flash on CS5 initialization values
365*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200366#define CONFIG_SYS_BR5_PRELIM ((CONFIG_SYS_FLASH_BASE_1 & BRx_BA_MSK) |\
Heiko Schochera83cbee2008-03-07 08:13:41 +0100367 BRx_PS_16 | BRx_MS_GPCM_P | BRx_V)
368
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200369#define CONFIG_SYS_OR5_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE_1) |\
Heiko Schochera83cbee2008-03-07 08:13:41 +0100370 ORxG_CSNT | ORxG_ACS_DIV2 |\
371 ORxG_SCY_5_CLK | ORxG_TRLX )
372
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200373#define CONFIG_SYS_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100374
375/* pass open firmware flat tree */
Heiko Schocher843b7a12008-10-16 16:32:35 +0200376#define CONFIG_FIT 1
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100377#define CONFIG_OF_LIBFDT 1
378#define CONFIG_OF_BOARD_SETUP 1
379
380#define OF_CPU "PowerPC,8247@0"
381#define OF_SOC "soc@f0000000"
382#define OF_TBCLK (bd->bi_busfreq / 4)
383#define OF_STDOUT_PATH "/soc/cpm/serial@11a90"
384
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100385#endif /* __CONFIG_H */