blob: b5d12c693e487cfc8b34fb0091726895e9cbbc88 [file] [log] [blame]
Heiko Schocher30de2ed2008-01-11 01:12:08 +01001/*
2 * (C) Copyright 2007
3 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
32#define CONFIG_MPC8247 1
33#define CONFIG_MPC8272_FAMILY 1
34#define CONFIG_MGCOGE 1
35
36#define CONFIG_CPM2 1 /* Has a CPM2 */
37
Heiko Schocher7937e4f2008-11-20 09:59:09 +010038/* include common defines/options for all Keymile boards */
39#include "keymile-common.h"
Heiko Schochera83cbee2008-03-07 08:13:41 +010040
Heiko Schocher30de2ed2008-01-11 01:12:08 +010041/*
42 * Select serial console configuration
43 *
44 * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
45 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
46 * for SCC).
47 */
48#define CONFIG_CONS_ON_SMC /* Console is on SMC */
49#undef CONFIG_CONS_ON_SCC /* It's not on SCC */
50#undef CONFIG_CONS_NONE /* It's not on external UART */
51#define CONFIG_CONS_INDEX 2 /* SMC2 is used for console */
52
53/*
54 * Select ethernet configuration
55 *
56 * If either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected,
57 * then CONFIG_ETHER_INDEX must be set to the channel number (1-4 for
58 * SCC, 1-3 for FCC)
59 *
60 * If CONFIG_ETHER_NONE is defined, then either the ethernet routines
61 * must be defined elsewhere (as for the console), or CONFIG_CMD_NET
62 * must be unset.
63 */
64#define CONFIG_ETHER_ON_SCC /* Ethernet is on SCC */
65#undef CONFIG_ETHER_ON_FCC /* Ethernet is not on FCC */
66#undef CONFIG_ETHER_NONE /* No external Ethernet */
Heiko Schochera6dae3f2009-02-12 08:08:54 +010067#define CONFIG_NET_MULTI 1
Heiko Schocher30de2ed2008-01-11 01:12:08 +010068
69#define CONFIG_ETHER_INDEX 4
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#define CONFIG_SYS_SCC_TOUT_LOOP 10000000
Heiko Schocher30de2ed2008-01-11 01:12:08 +010071
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072# define CONFIG_SYS_CMXSCR_VALUE (CMXSCR_RS4CS_CLK7 | CMXSCR_TS4CS_CLK8)
Heiko Schocher30de2ed2008-01-11 01:12:08 +010073
74#ifndef CONFIG_8260_CLKIN
75#define CONFIG_8260_CLKIN 66000000 /* in Hz */
76#endif
77
Heiko Schocher30de2ed2008-01-11 01:12:08 +010078/*
79 * Default environment settings
80 */
Detlev Zundeleeeb0742008-04-03 14:18:48 +020081#define CONFIG_EXTRA_ENV_SETTINGS \
82 "netdev=eth0\0" \
83 "u-boot_addr=100000\0" \
84 "kernel_addr=200000\0" \
85 "fdt_addr=400000\0" \
86 "rootpath=/opt/eldk-4.2/ppc_82xx\0" \
87 "u-boot=/tftpboot/mgcoge/u-boot.bin\0" \
88 "bootfile=/tftpboot/mgcoge/uImage\0" \
89 "fdt_file=/tftpboot/mgcoge/mgcoge.dtb\0" \
90 "load=tftp ${u-boot_addr} ${u-boot}\0" \
91 "update=prot off fe000000 fe03ffff; era fe000000 fe03ffff; " \
92 "cp.b ${u-boot_addr} fe000000 ${filesize};" \
93 "prot on fe000000 fe03ffff\0" \
94 "ramargs=setenv bootargs root=/dev/ram rw\0" \
95 "nfsargs=setenv bootargs root=/dev/nfs rw " \
96 "nfsroot=${serverip}:${rootpath}\0" \
Detlev Zundelc71758c2008-04-03 14:18:47 +020097 "addcons=setenv bootargs ${bootargs} console=ttyCPM0,${baudrate}\0" \
Detlev Zundeleeeb0742008-04-03 14:18:48 +020098 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
99 "addip=setenv bootargs ${bootargs} " \
100 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
101 "${netmask}:${hostname}:${netdev}:off panic=1\0" \
102 "net_nfs=tftp ${kernel_addr} ${bootfile}; " \
103 "tftp ${fdt_addr} ${fdt_file}; run nfsargs addip addcons;" \
104 "bootm ${kernel_addr} - ${fdt_addr}\0" \
105 "net_self=tftp ${kernel_addr} ${bootfile}; " \
106 "tftp ${fdt_addr} ${fdt_file}; " \
107 "tftp ${ramdisk_addr} ${ramdisk_file}; " \
108 "run ramargs addip; " \
109 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100110 ""
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100111
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_SDRAM_BASE 0x00000000
113#define CONFIG_SYS_FLASH_BASE 0xFE000000
114#define CONFIG_SYS_FLASH_SIZE 32
115#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200116#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max num of flash banks */
118#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
Heiko Schochera83cbee2008-03-07 08:13:41 +0100119
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_FLASH_BASE_1 0x50000000
121#define CONFIG_SYS_FLASH_SIZE_1 64
Heiko Schochera83cbee2008-03-07 08:13:41 +0100122
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_1 }
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100124
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_MONITOR_BASE TEXT_BASE
126#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
127#define CONFIG_SYS_RAMBOOT
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100128#endif
129
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256KB for Monitor */
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100131
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200132#define CONFIG_ENV_IS_IN_FLASH
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100133
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200134#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200135#define CONFIG_ENV_SECT_SIZE 0x20000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Heiko Schocher223e2d22008-10-17 18:24:06 +0200137#define CONFIG_ENV_OFFSET CONFIG_SYS_MONITOR_LEN
138
139/* Address and size of Redundant Environment Sector */
140#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SECT_SIZE)
141#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200142#endif /* CONFIG_ENV_IS_IN_FLASH */
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100143
Heiko Schocher65138e12008-10-15 09:36:03 +0200144/* enable I2C and select the hardware/software driver */
145#undef CONFIG_HARD_I2C /* I2C with hardware support */
146#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#define CONFIG_SYS_I2C_SPEED 50000 /* I2C speed and slave address */
148#define CONFIG_SYS_I2C_SLAVE 0x7F
Heiko Schocher65138e12008-10-15 09:36:03 +0200149
150/*
151 * Software (bit-bang) I2C driver configuration
152 */
153
154#define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
155#define I2C_ACTIVE (iop->pdir |= 0x00010000)
156#define I2C_TRISTATE (iop->pdir &= ~0x00010000)
157#define I2C_READ ((iop->pdat & 0x00010000) != 0)
158#define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
159 else iop->pdat &= ~0x00010000
160#define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
161 else iop->pdat &= ~0x00020000
162#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
163
164#define CONFIG_I2C_MULTI_BUS 1
165#define CONFIG_I2C_CMD_TREE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_MAX_I2C_BUS 2
167#define CONFIG_SYS_I2C_INIT_BOARD 1
Heiko Schocher6ee861b2008-10-15 09:39:47 +0200168#define CONFIG_I2C_MUX 1
Heiko Schocher65138e12008-10-15 09:36:03 +0200169
Heiko Schochere524e672008-10-15 09:36:33 +0200170/* EEprom support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
172#define CONFIG_SYS_I2C_MULTI_EEPROMS 1
173#define CONFIG_SYS_EEPROM_PAGE_WRITE_ENABLE
174#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
175#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Heiko Schochere524e672008-10-15 09:36:33 +0200176
Heiko Schochere5b6c2e2008-10-15 09:41:00 +0200177/* Support the IVM EEprom */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_IVM_EEPROM_ADR 0x50
179#define CONFIG_SYS_IVM_EEPROM_MAX_LEN 0x400
180#define CONFIG_SYS_IVM_EEPROM_PAGE_LEN 0x100
Heiko Schochere5b6c2e2008-10-15 09:41:00 +0200181
Heiko Schocheraba715a2008-10-15 09:38:07 +0200182/* I2C SYSMON (LM75, AD7414 is almost compatible) */
183#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
184#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_DTT_MAX_TEMP 70
186#define CONFIG_SYS_DTT_LOW_TEMP -30
187#define CONFIG_SYS_DTT_HYSTERESIS 3
188#define CONFIG_SYS_DTT_BUS_NUM (CONFIG_SYS_MAX_I2C_BUS)
Heiko Schocheraba715a2008-10-15 09:38:07 +0200189
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_IMMR 0xF0000000
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100191
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
193#define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
194#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
195#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
196#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100197
198/* Hard reset configuration word */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_HRCW_MASTER 0x0604b211
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100200
201/* No slaves */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_HRCW_SLAVE1 0
203#define CONFIG_SYS_HRCW_SLAVE2 0
204#define CONFIG_SYS_HRCW_SLAVE3 0
205#define CONFIG_SYS_HRCW_SLAVE4 0
206#define CONFIG_SYS_HRCW_SLAVE5 0
207#define CONFIG_SYS_HRCW_SLAVE6 0
208#define CONFIG_SYS_HRCW_SLAVE7 0
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100209
210#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
211#define BOOTFLAG_WARM 0x02 /* Software reboot */
212
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
214#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100215
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPUs */
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100217#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100219#endif
220
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_HID0_INIT 0
222#define CONFIG_SYS_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE)
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100223
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_HID2 0
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100225
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_SIUMCR 0x4020c200
227#define CONFIG_SYS_SYPCR 0xFFFFFFC3
228#define CONFIG_SYS_BCR 0x10000000
229#define CONFIG_SYS_SCCR (SCCR_PCI_MODE | SCCR_PCI_MODCK)
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100230
231/*-----------------------------------------------------------------------
232 * RMR - Reset Mode Register 5-5
233 *-----------------------------------------------------------------------
234 * turn on Checkstop Reset Enable
235 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_RMR 0
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100237
238/*-----------------------------------------------------------------------
239 * TMCNTSC - Time Counter Status and Control 4-40
240 *-----------------------------------------------------------------------
241 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
242 * and enable Time Counter
243 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100245
246/*-----------------------------------------------------------------------
247 * PISCR - Periodic Interrupt Status and Control 4-42
248 *-----------------------------------------------------------------------
249 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
250 * Periodic timer
251 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100253
254/*-----------------------------------------------------------------------
255 * RCCR - RISC Controller Configuration 13-7
256 *-----------------------------------------------------------------------
257 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200258#define CONFIG_SYS_RCCR 0
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100259
260/*
261 * Init Memory Controller:
262 *
263 * Bank Bus Machine PortSz Device
264 * ---- --- ------- ------ ------
265 * 0 60x GPCM 8 bit FLASH
266 * 1 60x SDRAM 32 bit SDRAM
Heiko Schochera83cbee2008-03-07 08:13:41 +0100267 * 3 60x GPCM 8 bit GPIO/PIGGY
268 * 5 60x GPCM 16 bit CFG-Flash
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100269 *
270 */
271/* Bank 0 - FLASH
272 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100274 BRx_PS_8 |\
275 BRx_MS_GPCM_P |\
276 BRx_V)
277
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200278#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100279 ORxG_CSNT |\
280 ORxG_ACS_DIV2 |\
281 ORxG_SCY_5_CLK |\
282 ORxG_TRLX )
283
284
285/* Bank 1 - 60x bus SDRAM
286 */
287#define SDRAM_MAX_SIZE 0x08000000 /* max. 128 MB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_GLOBAL_SDRAM_LIMIT (256 << 20) /* less than 256 MB */
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100289
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200290#define CONFIG_SYS_MPTPR 0x1800
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100291
292/*-----------------------------------------------------------------------------
293 * Address for Mode Register Set (MRS) command
294 *-----------------------------------------------------------------------------
295 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200296#define CONFIG_SYS_MRS_OFFS 0x00000110
297#define CONFIG_SYS_PSRT 0x0e
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100298
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200299#define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100300 BRx_PS_64 |\
301 BRx_MS_SDRAM_P |\
302 BRx_V)
303
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200304#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR1
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100305
306/* SDRAM initialization values
307*/
308
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200309#define CONFIG_SYS_OR1 ((~(CONFIG_SYS_GLOBAL_SDRAM_LIMIT-1) & ORxS_SDAM_MSK) |\
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100310 ORxS_BPD_8 |\
311 ORxS_ROWST_PBI0_A7 |\
312 ORxS_NUMR_13)
313
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200314#define CONFIG_SYS_PSDMR (PSDMR_SDAM_A14_IS_A5 |\
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100315 PSDMR_BSMA_A14_A16 |\
316 PSDMR_SDA10_PBI0_A9 |\
317 PSDMR_RFRC_5_CLK |\
318 PSDMR_PRETOACT_2W |\
319 PSDMR_ACTTORW_2W |\
320 PSDMR_LDOTOPRE_1C |\
321 PSDMR_WRC_1C |\
322 PSDMR_CL_2)
323
Heiko Schochera83cbee2008-03-07 08:13:41 +0100324/* GPIO/PIGGY on CS3 initialization values
325*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326#define CONFIG_SYS_PIGGY_BASE 0x30000000
327#define CONFIG_SYS_PIGGY_SIZE 128
Heiko Schochera83cbee2008-03-07 08:13:41 +0100328
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200329#define CONFIG_SYS_BR3_PRELIM ((CONFIG_SYS_PIGGY_BASE & BRx_BA_MSK) |\
Heiko Schochera83cbee2008-03-07 08:13:41 +0100330 BRx_PS_8 | BRx_MS_GPCM_P | BRx_V)
331
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200332#define CONFIG_SYS_OR3_PRELIM (MEG_TO_AM(CONFIG_SYS_PIGGY_SIZE) |\
Heiko Schochera83cbee2008-03-07 08:13:41 +0100333 ORxG_CSNT | ORxG_ACS_DIV2 |\
334 ORxG_SCY_3_CLK | ORxG_TRLX )
335
336/* CFG-Flash on CS5 initialization values
337*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200338#define CONFIG_SYS_BR5_PRELIM ((CONFIG_SYS_FLASH_BASE_1 & BRx_BA_MSK) |\
Heiko Schochera83cbee2008-03-07 08:13:41 +0100339 BRx_PS_16 | BRx_MS_GPCM_P | BRx_V)
340
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200341#define CONFIG_SYS_OR5_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE_1) |\
Heiko Schochera83cbee2008-03-07 08:13:41 +0100342 ORxG_CSNT | ORxG_ACS_DIV2 |\
343 ORxG_SCY_5_CLK | ORxG_TRLX )
344
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200345#define CONFIG_SYS_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100346
347/* pass open firmware flat tree */
Heiko Schocher843b7a12008-10-16 16:32:35 +0200348#define CONFIG_FIT 1
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100349#define CONFIG_OF_LIBFDT 1
350#define CONFIG_OF_BOARD_SETUP 1
351
352#define OF_CPU "PowerPC,8247@0"
353#define OF_SOC "soc@f0000000"
354#define OF_TBCLK (bd->bi_busfreq / 4)
355#define OF_STDOUT_PATH "/soc/cpm/serial@11a90"
356
Heiko Schocher30de2ed2008-01-11 01:12:08 +0100357#endif /* __CONFIG_H */