blob: b06105768b34ac94fe9f92cfc6ff1e83bfa757c6 [file] [log] [blame]
Tom Rini8b0c8a12018-05-06 18:27:01 -04001// SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
Patrick Delaunay85b53972018-03-12 10:46:10 +01002/*
3 * Copyright (C) 2018, STMicroelectronics - All Rights Reserved
Patrick Delaunay85b53972018-03-12 10:46:10 +01004 */
5
Patrick Delaunayba779402020-11-06 19:01:29 +01006#define LOG_CATEGORY LOGC_ARCH
7
Patrick Delaunay85b53972018-03-12 10:46:10 +01008#include <dm.h>
Patrice Chotard04534432024-04-22 17:06:45 +02009#include <efi_loader.h>
Simon Glass2dc9c342020-05-10 11:40:01 -060010#include <image.h>
11#include <init.h>
Patrick Delaunayd1633b32020-03-18 09:22:48 +010012#include <lmb.h>
Simon Glass0f2af882020-05-10 11:40:05 -060013#include <log.h>
Patrick Delaunay85b53972018-03-12 10:46:10 +010014#include <ram.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060015#include <asm/global_data.h>
Patrick Delaunayc9b0dc32021-02-05 13:53:32 +010016#include <asm/system.h>
Sughosh Ganu40886bf2024-08-26 17:29:38 +053017#include <mach/stm32mp.h>
Patrick Delaunay85b53972018-03-12 10:46:10 +010018
19DECLARE_GLOBAL_DATA_PTR;
20
Sughosh Ganu40886bf2024-08-26 17:29:38 +053021int optee_get_reserved_memory(u32 *start, u32 *size)
22{
23 fdt_addr_t fdt_mem_size;
24 fdt_addr_t fdt_start;
25 ofnode node;
26
27 node = ofnode_path("/reserved-memory/optee");
Patrick Delaunay0f9c2e32024-10-11 17:31:51 +020028 if (!ofnode_valid(node)) {
29 node = ofnode_path("/reserved-memory/optee_core");
30 if (!ofnode_valid(node))
31 return -ENOENT;
32 }
Sughosh Ganu40886bf2024-08-26 17:29:38 +053033
34 fdt_start = ofnode_get_addr_size(node, "reg", &fdt_mem_size);
35 *start = fdt_start;
36 *size = fdt_mem_size;
37 return (fdt_start < 0) ? fdt_start : 0;
38}
39
Patrick Delaunay85b53972018-03-12 10:46:10 +010040int dram_init(void)
41{
42 struct ram_info ram;
43 struct udevice *dev;
44 int ret;
45
46 ret = uclass_get_device(UCLASS_RAM, 0, &dev);
Patrice Chotard0f0faea2023-10-27 16:42:57 +020047 /* in case there is no RAM driver, retrieve DDR size from DT */
48 if (ret == -ENODEV) {
49 return fdtdec_setup_mem_size_base();
50 } else if (ret) {
51 log_err("RAM init failed: %d\n", ret);
Patrick Delaunay85b53972018-03-12 10:46:10 +010052 return ret;
53 }
54 ret = ram_get_info(dev, &ram);
55 if (ret) {
Patrick Delaunayba779402020-11-06 19:01:29 +010056 log_debug("Cannot get RAM size: %d\n", ret);
Patrick Delaunay85b53972018-03-12 10:46:10 +010057 return ret;
58 }
Patrick Delaunay4c063772023-10-27 16:42:58 +020059 log_debug("RAM init base=%p, size=%zx\n", (void *)ram.base, ram.size);
Patrick Delaunay85b53972018-03-12 10:46:10 +010060
61 gd->ram_size = ram.size;
62
63 return 0;
64}
Patrick Delaunayd1633b32020-03-18 09:22:48 +010065
Heinrich Schuchardt51a9aac2023-08-12 20:16:58 +020066phys_addr_t board_get_usable_ram_top(phys_size_t total_size)
Patrick Delaunayd1633b32020-03-18 09:22:48 +010067{
Patrick Delaunayc9b0dc32021-02-05 13:53:32 +010068 phys_size_t size;
Patrick Delaunayd1633b32020-03-18 09:22:48 +010069 phys_addr_t reg;
Sughosh Ganu61d72c12024-08-26 17:29:39 +053070 u32 optee_start, optee_size;
Patrick Delaunayd1633b32020-03-18 09:22:48 +010071
Patrick Delaunay9e249d82021-07-26 11:55:27 +020072 if (!total_size)
Patrice Chotardf9339b12021-09-01 09:56:02 +020073 return gd->ram_top;
Patrick Delaunay9e249d82021-07-26 11:55:27 +020074
Patrice Chotard5501e382023-10-27 16:42:59 +020075 /*
76 * make sure U-Boot uses address space below 4GB boundaries even
77 * if the effective available memory is bigger
78 */
79 gd->ram_top = clamp_val(gd->ram_top, 0, SZ_4G - 1);
Patrick Delaunayab8cb472024-10-11 17:31:48 +020080
81 /* add 8M for U-Boot reserved memory: display, fdt, gd,... */
Sughosh Ganu61d72c12024-08-26 17:29:39 +053082 size = ALIGN(SZ_8M + CONFIG_SYS_MALLOC_LEN + total_size, MMU_SECTION_SIZE);
Patrick Delaunayd1633b32020-03-18 09:22:48 +010083
Patrick Delaunayab8cb472024-10-11 17:31:48 +020084 reg = gd->ram_top - size;
85
86 /* Reserved memory for OP-TEE at END of DDR for STM32MP1 SoC */
87 if (IS_ENABLED(CONFIG_STM32MP13X) || IS_ENABLED(CONFIG_STM32MP15X)) {
88 if (!optee_get_reserved_memory(&optee_start, &optee_size))
89 reg = ALIGN(optee_start - size, MMU_SECTION_SIZE);
90 }
Patrick Delaunayc9b0dc32021-02-05 13:53:32 +010091
Patrick Delaunayf9203e92021-05-07 14:50:34 +020092 /* before relocation, mark the U-Boot memory as cacheable by default */
93 if (!(gd->flags & GD_FLG_RELOC))
94 mmu_set_region_dcache_behaviour(reg, size, DCACHE_DEFAULT_OPTION);
Patrick Delaunayd1633b32020-03-18 09:22:48 +010095
Patrick Delaunayc9b0dc32021-02-05 13:53:32 +010096 return reg + size;
Patrick Delaunayd1633b32020-03-18 09:22:48 +010097}